2 * Intel D82875P Memory Controller kernel module
3 * (C) 2003 Linux Networx (http://lnxi.com)
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
7 * Written by Thayne Harbaugh
9 * Wang Zhenyu at intel.com
11 * $Id: edac_i82875p.c,v 1.5.2.11 2005/10/05 00:43:44 dsp_llnl Exp $
13 * Note: E7210 appears same as D82875P - zhenyu.z.wang at intel.com
17 #include <linux/config.h>
18 #include <linux/module.h>
19 #include <linux/init.h>
21 #include <linux/pci.h>
22 #include <linux/pci_ids.h>
24 #include <linux/slab.h>
29 #ifndef PCI_DEVICE_ID_INTEL_82875_0
30 #define PCI_DEVICE_ID_INTEL_82875_0 0x2578
31 #endif /* PCI_DEVICE_ID_INTEL_82875_0 */
33 #ifndef PCI_DEVICE_ID_INTEL_82875_6
34 #define PCI_DEVICE_ID_INTEL_82875_6 0x257e
35 #endif /* PCI_DEVICE_ID_INTEL_82875_6 */
38 /* four csrows in dual channel, eight in single channel */
39 #define I82875P_NR_CSROWS(nr_chans) (8/(nr_chans))
42 /* Intel 82875p register addresses - device 0 function 0 - DRAM Controller */
43 #define I82875P_EAP 0x58 /* Error Address Pointer (32b)
49 #define I82875P_DERRSYN 0x5c /* DRAM Error Syndrome (8b)
51 * 7:0 DRAM ECC Syndrome
54 #define I82875P_DES 0x5d /* DRAM Error Status (8b)
60 #define I82875P_ERRSTS 0xc8 /* Error Status Register (16b)
63 * 9 non-DRAM lock error (ndlock)
64 * 8 Sftwr Generated SMI
67 * 5 MCH detects unimplemented cycle
68 * 4 AGP access outside GA
69 * 3 Invalid AGP access
70 * 2 Invalid GA translation table
71 * 1 Unsupported AGP command
75 #define I82875P_ERRCMD 0xca /* Error Command (16b)
78 * 9 SERR on non-DRAM lock
81 * 6 target abort on high exception
82 * 5 detect unimplemented cyc
83 * 4 AGP access outside of GA
84 * 3 SERR on invalid AGP access
85 * 2 invalid translation table
86 * 1 SERR on unsupported AGP command
91 /* Intel 82875p register addresses - device 6 function 0 - DRAM Controller */
92 #define I82875P_PCICMD6 0x04 /* PCI Command Register (16b)
95 * 9 fast back-to-back - ro 0
96 * 8 SERR enable - ro 0
97 * 7 addr/data stepping - ro 0
98 * 6 parity err enable - ro 0
99 * 5 VGA palette snoop - ro 0
100 * 4 mem wr & invalidate - ro 0
101 * 3 special cycle - ro 0
102 * 2 bus master - ro 0
103 * 1 mem access dev6 - 0(dis),1(en)
104 * 0 IO access dev3 - 0(dis),1(en)
107 #define I82875P_BAR6 0x10 /* Mem Delays Base ADDR Reg (32b)
109 * 31:12 mem base addr [31:12]
110 * 11:4 address mask - ro 0
111 * 3 prefetchable - ro 0(non),1(pre)
112 * 2:1 mem type - ro 0
116 /* Intel 82875p MMIO register space - device 0 function 0 - MMR space */
118 #define I82875P_DRB_SHIFT 26 /* 64MiB grain */
119 #define I82875P_DRB 0x00 /* DRAM Row Boundary (8b x 8)
122 * 6:0 64MiB row boundary addr
125 #define I82875P_DRA 0x10 /* DRAM Row Attribute (4b x 8)
138 #define I82875P_DRC 0x68 /* DRAM Controller Mode (32b)
143 * 22:21 nr chan 00=1,01=2
145 * 19:18 Data Integ Mode 00=none,01=ecc
151 * 1:0 DRAM type 01=DDR
161 struct pci_dev *ovrfl_pdev;
162 void __iomem *ovrfl_window;
166 struct i82875p_dev_info {
167 const char *ctl_name;
171 struct i82875p_error_info {
180 static const struct i82875p_dev_info i82875p_devs[] = {
182 .ctl_name = "i82875p"},
185 static struct pci_dev *mci_pdev = NULL; /* init dev: in case that AGP code
186 has already registered driver */
187 static int i82875p_registered = 1;
189 static void i82875p_get_error_info (struct mem_ctl_info *mci,
190 struct i82875p_error_info *info)
193 * This is a mess because there is no atomic way to read all the
194 * registers at once and the registers can transition from CE being
197 pci_read_config_word(mci->pdev, I82875P_ERRSTS, &info->errsts);
198 pci_read_config_dword(mci->pdev, I82875P_EAP, &info->eap);
199 pci_read_config_byte(mci->pdev, I82875P_DES, &info->des);
200 pci_read_config_byte(mci->pdev, I82875P_DERRSYN, &info->derrsyn);
201 pci_read_config_word(mci->pdev, I82875P_ERRSTS, &info->errsts2);
203 pci_write_bits16(mci->pdev, I82875P_ERRSTS, 0x0081, 0x0081);
206 * If the error is the same then we can for both reads then
207 * the first set of reads is valid. If there is a change then
208 * there is a CE no info and the second set of reads is valid
209 * and should be UE info.
211 if (!(info->errsts2 & 0x0081))
213 if ((info->errsts ^ info->errsts2) & 0x0081) {
214 pci_read_config_dword(mci->pdev, I82875P_EAP, &info->eap);
215 pci_read_config_byte(mci->pdev, I82875P_DES, &info->des);
216 pci_read_config_byte(mci->pdev, I82875P_DERRSYN,
221 static int i82875p_process_error_info (struct mem_ctl_info *mci,
222 struct i82875p_error_info *info, int handle_errors)
226 multi_chan = mci->csrows[0].nr_channels - 1;
228 if (!(info->errsts2 & 0x0081))
234 if ((info->errsts ^ info->errsts2) & 0x0081) {
235 edac_mc_handle_ce_no_info(mci, "UE overwrote CE");
236 info->errsts = info->errsts2;
239 info->eap >>= PAGE_SHIFT;
240 row = edac_mc_find_csrow_by_page(mci, info->eap);
242 if (info->errsts & 0x0080)
243 edac_mc_handle_ue(mci, info->eap, 0, row, "i82875p UE");
245 edac_mc_handle_ce(mci, info->eap, 0, info->derrsyn, row,
246 multi_chan ? (info->des & 0x1) : 0,
253 static void i82875p_check(struct mem_ctl_info *mci)
255 struct i82875p_error_info info;
257 debugf1("MC%d: " __FILE__ ": %s()\n", mci->mc_idx, __func__);
258 i82875p_get_error_info(mci, &info);
259 i82875p_process_error_info(mci, &info, 1);
263 #ifdef CONFIG_PROC_FS
264 extern int pci_proc_attach_device(struct pci_dev *);
267 static int i82875p_probe1(struct pci_dev *pdev, int dev_idx)
271 struct mem_ctl_info *mci = NULL;
272 struct i82875p_pvt *pvt = NULL;
273 unsigned long last_cumul_size;
274 struct pci_dev *ovrfl_pdev;
275 void __iomem *ovrfl_window = NULL;
278 u32 drc_chan; /* Number of channels 0=1chan,1=2chan */
280 u32 drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
282 debugf0("MC: " __FILE__ ": %s()\n", __func__);
284 ovrfl_pdev = pci_find_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);
288 * Intel tells BIOS developers to hide device 6 which
289 * configures the overflow device access containing
290 * the DRBs - this is where we expose device 6.
291 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
293 pci_write_bits8(pdev, 0xf4, 0x2, 0x2);
295 pci_scan_single_device(pdev->bus, PCI_DEVFN(6, 0));
299 #ifdef CONFIG_PROC_FS
300 if (!ovrfl_pdev->procent && pci_proc_attach_device(ovrfl_pdev)) {
301 printk(KERN_ERR "MC: " __FILE__
302 ": %s(): Failed to attach overflow device\n",
306 #endif /* CONFIG_PROC_FS */
307 if (pci_enable_device(ovrfl_pdev)) {
308 printk(KERN_ERR "MC: " __FILE__
309 ": %s(): Failed to enable overflow device\n",
314 if (pci_request_regions(ovrfl_pdev, pci_name(ovrfl_pdev))) {
319 /* cache is irrelevant for PCI bus reads/writes */
320 ovrfl_window = ioremap_nocache(pci_resource_start(ovrfl_pdev, 0),
321 pci_resource_len(ovrfl_pdev, 0));
324 printk(KERN_ERR "MC: " __FILE__
325 ": %s(): Failed to ioremap bar6\n", __func__);
329 /* need to find out the number of channels */
330 drc = readl(ovrfl_window + I82875P_DRC);
331 drc_chan = ((drc >> 21) & 0x1);
332 nr_chans = drc_chan + 1;
333 drc_ddim = (drc >> 18) & 0x1;
335 mci = edac_mc_alloc(sizeof(*pvt), I82875P_NR_CSROWS(nr_chans),
343 debugf3("MC: " __FILE__ ": %s(): init mci\n", __func__);
346 mci->mtype_cap = MEM_FLAG_DDR;
348 mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
349 mci->edac_cap = EDAC_FLAG_UNKNOWN;
352 mci->mod_name = BS_MOD_STR;
353 mci->mod_ver = "$Revision: 1.5.2.11 $";
354 mci->ctl_name = i82875p_devs[dev_idx].ctl_name;
355 mci->edac_check = i82875p_check;
356 mci->ctl_page_to_phys = NULL;
358 debugf3("MC: " __FILE__ ": %s(): init pvt\n", __func__);
360 pvt = (struct i82875p_pvt *) mci->pvt_info;
361 pvt->ovrfl_pdev = ovrfl_pdev;
362 pvt->ovrfl_window = ovrfl_window;
365 * The dram row boundary (DRB) reg values are boundary address
366 * for each DRAM row with a granularity of 32 or 64MB (single/dual
367 * channel operation). DRB regs are cumulative; therefore DRB7 will
368 * contain the total memory contained in all eight rows.
370 for (last_cumul_size = index = 0; index < mci->nr_csrows; index++) {
373 struct csrow_info *csrow = &mci->csrows[index];
375 value = readb(ovrfl_window + I82875P_DRB + index);
376 cumul_size = value << (I82875P_DRB_SHIFT - PAGE_SHIFT);
377 debugf3("MC: " __FILE__ ": %s(): (%d) cumul_size 0x%x\n",
378 __func__, index, cumul_size);
379 if (cumul_size == last_cumul_size)
380 continue; /* not populated */
382 csrow->first_page = last_cumul_size;
383 csrow->last_page = cumul_size - 1;
384 csrow->nr_pages = cumul_size - last_cumul_size;
385 last_cumul_size = cumul_size;
386 csrow->grain = 1 << 12; /* I82875P_EAP has 4KiB reolution */
387 csrow->mtype = MEM_DDR;
388 csrow->dtype = DEV_UNKNOWN;
389 csrow->edac_mode = drc_ddim ? EDAC_SECDED : EDAC_NONE;
393 pci_write_bits16(mci->pdev, I82875P_ERRSTS, 0x0081, 0x0081);
395 if (edac_mc_add_mc(mci)) {
396 debugf3("MC: " __FILE__
397 ": %s(): failed edac_mc_add_mc()\n", __func__);
401 /* get this far and it's successful */
402 debugf3("MC: " __FILE__ ": %s(): success\n", __func__);
410 iounmap(ovrfl_window);
413 pci_release_regions(ovrfl_pdev);
414 pci_disable_device(ovrfl_pdev);
417 /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
422 /* returns count (>= 0), or negative on error */
423 static int __devinit i82875p_init_one(struct pci_dev *pdev,
424 const struct pci_device_id *ent)
428 debugf0("MC: " __FILE__ ": %s()\n", __func__);
430 printk(KERN_INFO "i82875p init one\n");
431 if(pci_enable_device(pdev) < 0)
433 rc = i82875p_probe1(pdev, ent->driver_data);
434 if (mci_pdev == NULL)
435 mci_pdev = pci_dev_get(pdev);
440 static void __devexit i82875p_remove_one(struct pci_dev *pdev)
442 struct mem_ctl_info *mci;
443 struct i82875p_pvt *pvt = NULL;
445 debugf0(__FILE__ ": %s()\n", __func__);
447 if ((mci = edac_mc_find_mci_by_pdev(pdev)) == NULL)
450 pvt = (struct i82875p_pvt *) mci->pvt_info;
451 if (pvt->ovrfl_window)
452 iounmap(pvt->ovrfl_window);
454 if (pvt->ovrfl_pdev) {
456 pci_release_regions(pvt->ovrfl_pdev);
457 #endif /*CORRECT_BIOS */
458 pci_disable_device(pvt->ovrfl_pdev);
459 pci_dev_put(pvt->ovrfl_pdev);
462 if (edac_mc_del_mc(mci))
469 static const struct pci_device_id i82875p_pci_tbl[] __devinitdata = {
470 {PCI_VEND_DEV(INTEL, 82875_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
472 {0,} /* 0 terminated list. */
475 MODULE_DEVICE_TABLE(pci, i82875p_pci_tbl);
478 static struct pci_driver i82875p_driver = {
480 .probe = i82875p_init_one,
481 .remove = __devexit_p(i82875p_remove_one),
482 .id_table = i82875p_pci_tbl,
486 static int __init i82875p_init(void)
490 debugf3("MC: " __FILE__ ": %s()\n", __func__);
491 pci_rc = pci_register_driver(&i82875p_driver);
494 if (mci_pdev == NULL) {
495 i82875p_registered = 0;
497 pci_get_device(PCI_VENDOR_ID_INTEL,
498 PCI_DEVICE_ID_INTEL_82875_0, NULL);
500 debugf0("875p pci_get_device fail\n");
503 pci_rc = i82875p_init_one(mci_pdev, i82875p_pci_tbl);
505 debugf0("875p init fail\n");
506 pci_dev_put(mci_pdev);
514 static void __exit i82875p_exit(void)
516 debugf3("MC: " __FILE__ ": %s()\n", __func__);
518 pci_unregister_driver(&i82875p_driver);
519 if (!i82875p_registered) {
520 i82875p_remove_one(mci_pdev);
521 pci_dev_put(mci_pdev);
526 module_init(i82875p_init);
527 module_exit(i82875p_exit);
530 MODULE_LICENSE("GPL");
531 MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
532 MODULE_DESCRIPTION("MC support for Intel 82875 memory hub controllers");