2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <linux/crc32.h>
26 #include <linux/kernel.h>
27 #include <linux/version.h>
28 #include <linux/module.h>
29 #include <linux/netdevice.h>
30 #include <linux/dma-mapping.h>
31 #include <linux/etherdevice.h>
32 #include <linux/ethtool.h>
33 #include <linux/pci.h>
36 #include <linux/tcp.h>
38 #include <linux/delay.h>
39 #include <linux/workqueue.h>
40 #include <linux/if_vlan.h>
41 #include <linux/prefetch.h>
42 #include <linux/mii.h>
46 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47 #define SKY2_VLAN_TAG_USED 1
52 #define DRV_NAME "sky2"
53 #define DRV_VERSION "1.15"
54 #define PFX DRV_NAME " "
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
62 #define RX_LE_SIZE 1024
63 #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
64 #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
65 #define RX_DEF_PENDING RX_MAX_PENDING
66 #define RX_SKB_ALIGN 8
67 #define RX_BUF_WRITE 16
69 #define TX_RING_SIZE 512
70 #define TX_DEF_PENDING (TX_RING_SIZE - 1)
71 #define TX_MIN_PENDING 64
72 #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
74 #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
75 #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
76 #define TX_WATCHDOG (5 * HZ)
77 #define NAPI_WEIGHT 64
78 #define PHY_RETRIES 1000
80 #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
82 static const u32 default_msg =
83 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
84 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
85 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
87 static int debug = -1; /* defaults above */
88 module_param(debug, int, 0);
89 MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
91 static int copybreak __read_mostly = 128;
92 module_param(copybreak, int, 0);
93 MODULE_PARM_DESC(copybreak, "Receive copy threshold");
95 static int disable_msi = 0;
96 module_param(disable_msi, int, 0);
97 MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
99 static int idle_timeout = 100;
100 module_param(idle_timeout, int, 0);
101 MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
103 static const struct pci_device_id sky2_id_table[] = {
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
137 MODULE_DEVICE_TABLE(pci, sky2_id_table);
139 /* Avoid conditionals by using array */
140 static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
141 static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
142 static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
144 /* This driver supports yukon2 chipset only */
145 static const char *yukon2_name[] = {
147 "EC Ultra", /* 0xb4 */
148 "Extreme", /* 0xb5 */
153 /* Access to external PHY */
154 static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
158 gma_write16(hw, port, GM_SMI_DATA, val);
159 gma_write16(hw, port, GM_SMI_CTRL,
160 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
162 for (i = 0; i < PHY_RETRIES; i++) {
163 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
168 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
172 static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
176 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
177 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
179 for (i = 0; i < PHY_RETRIES; i++) {
180 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
181 *val = gma_read16(hw, port, GM_SMI_DATA);
191 static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
195 if (__gm_phy_read(hw, port, reg, &v) != 0)
196 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
201 static void sky2_power_on(struct sky2_hw *hw)
203 /* switch power to VCC (WA for VAUX problem) */
204 sky2_write8(hw, B0_POWER_CTRL,
205 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
207 /* disable Core Clock Division, */
208 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
210 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
211 /* enable bits are inverted */
212 sky2_write8(hw, B2_Y2_CLK_GATE,
213 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
214 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
215 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
217 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
219 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
222 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
223 /* set all bits to 0 except bits 15..12 and 8 */
224 reg &= P_ASPM_CONTROL_MSK;
225 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
227 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
228 /* set all bits to 0 except bits 28 & 27 */
229 reg &= P_CTL_TIM_VMAIN_AV_MSK;
230 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
232 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
234 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
235 reg = sky2_read32(hw, B2_GP_IO);
236 reg |= GLB_GPIO_STAT_RACE_DIS;
237 sky2_write32(hw, B2_GP_IO, reg);
241 static void sky2_power_aux(struct sky2_hw *hw)
243 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
244 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
246 /* enable bits are inverted */
247 sky2_write8(hw, B2_Y2_CLK_GATE,
248 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
249 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
250 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
252 /* switch power to VAUX */
253 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
254 sky2_write8(hw, B0_POWER_CTRL,
255 (PC_VAUX_ENA | PC_VCC_ENA |
256 PC_VAUX_ON | PC_VCC_OFF));
259 static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
263 /* disable all GMAC IRQ's */
264 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
265 /* disable PHY IRQs */
266 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
268 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
269 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
270 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
271 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
273 reg = gma_read16(hw, port, GM_RX_CTRL);
274 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
275 gma_write16(hw, port, GM_RX_CTRL, reg);
278 /* flow control to advertise bits */
279 static const u16 copper_fc_adv[] = {
281 [FC_TX] = PHY_M_AN_ASP,
282 [FC_RX] = PHY_M_AN_PC,
283 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
286 /* flow control to advertise bits when using 1000BaseX */
287 static const u16 fiber_fc_adv[] = {
288 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
289 [FC_TX] = PHY_M_P_ASYM_MD_X,
290 [FC_RX] = PHY_M_P_SYM_MD_X,
291 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
294 /* flow control to GMA disable bits */
295 static const u16 gm_fc_disable[] = {
296 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
297 [FC_TX] = GM_GPCR_FC_RX_DIS,
298 [FC_RX] = GM_GPCR_FC_TX_DIS,
303 static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
305 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
306 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
308 if (sky2->autoneg == AUTONEG_ENABLE
309 && !(hw->chip_id == CHIP_ID_YUKON_XL
310 || hw->chip_id == CHIP_ID_YUKON_EC_U
311 || hw->chip_id == CHIP_ID_YUKON_EX)) {
312 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
314 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
316 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
318 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
319 if (hw->chip_id == CHIP_ID_YUKON_EC)
320 /* set downshift counter to 3x and enable downshift */
321 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
323 /* set master & slave downshift counter to 1x */
324 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
326 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
329 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
330 if (sky2_is_copper(hw)) {
331 if (hw->chip_id == CHIP_ID_YUKON_FE) {
332 /* enable automatic crossover */
333 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
335 /* disable energy detect */
336 ctrl &= ~PHY_M_PC_EN_DET_MSK;
338 /* enable automatic crossover */
339 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
341 /* downshift on PHY 88E1112 and 88E1149 is changed */
342 if (sky2->autoneg == AUTONEG_ENABLE
343 && (hw->chip_id == CHIP_ID_YUKON_XL
344 || hw->chip_id == CHIP_ID_YUKON_EC_U
345 || hw->chip_id == CHIP_ID_YUKON_EX)) {
346 /* set downshift counter to 3x and enable downshift */
347 ctrl &= ~PHY_M_PC_DSC_MSK;
348 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
352 /* workaround for deviation #4.88 (CRC errors) */
353 /* disable Automatic Crossover */
355 ctrl &= ~PHY_M_PC_MDIX_MSK;
358 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
360 /* special setup for PHY 88E1112 Fiber */
361 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
362 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
364 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
365 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
366 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
367 ctrl &= ~PHY_M_MAC_MD_MSK;
368 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
369 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
371 if (hw->pmd_type == 'P') {
372 /* select page 1 to access Fiber registers */
373 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
375 /* for SFP-module set SIGDET polarity to low */
376 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
377 ctrl |= PHY_M_FIB_SIGD_POL;
378 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
381 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
389 if (sky2->autoneg == AUTONEG_ENABLE) {
390 if (sky2_is_copper(hw)) {
391 if (sky2->advertising & ADVERTISED_1000baseT_Full)
392 ct1000 |= PHY_M_1000C_AFD;
393 if (sky2->advertising & ADVERTISED_1000baseT_Half)
394 ct1000 |= PHY_M_1000C_AHD;
395 if (sky2->advertising & ADVERTISED_100baseT_Full)
396 adv |= PHY_M_AN_100_FD;
397 if (sky2->advertising & ADVERTISED_100baseT_Half)
398 adv |= PHY_M_AN_100_HD;
399 if (sky2->advertising & ADVERTISED_10baseT_Full)
400 adv |= PHY_M_AN_10_FD;
401 if (sky2->advertising & ADVERTISED_10baseT_Half)
402 adv |= PHY_M_AN_10_HD;
404 adv |= copper_fc_adv[sky2->flow_mode];
405 } else { /* special defines for FIBER (88E1040S only) */
406 if (sky2->advertising & ADVERTISED_1000baseT_Full)
407 adv |= PHY_M_AN_1000X_AFD;
408 if (sky2->advertising & ADVERTISED_1000baseT_Half)
409 adv |= PHY_M_AN_1000X_AHD;
411 adv |= fiber_fc_adv[sky2->flow_mode];
414 /* Restart Auto-negotiation */
415 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
417 /* forced speed/duplex settings */
418 ct1000 = PHY_M_1000C_MSE;
420 /* Disable auto update for duplex flow control and speed */
421 reg |= GM_GPCR_AU_ALL_DIS;
423 switch (sky2->speed) {
425 ctrl |= PHY_CT_SP1000;
426 reg |= GM_GPCR_SPEED_1000;
429 ctrl |= PHY_CT_SP100;
430 reg |= GM_GPCR_SPEED_100;
434 if (sky2->duplex == DUPLEX_FULL) {
435 reg |= GM_GPCR_DUP_FULL;
436 ctrl |= PHY_CT_DUP_MD;
437 } else if (sky2->speed < SPEED_1000)
438 sky2->flow_mode = FC_NONE;
441 reg |= gm_fc_disable[sky2->flow_mode];
443 /* Forward pause packets to GMAC? */
444 if (sky2->flow_mode & FC_RX)
445 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
447 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
450 gma_write16(hw, port, GM_GP_CTRL, reg);
452 if (hw->chip_id != CHIP_ID_YUKON_FE)
453 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
455 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
456 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
458 /* Setup Phy LED's */
459 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
462 switch (hw->chip_id) {
463 case CHIP_ID_YUKON_FE:
464 /* on 88E3082 these bits are at 11..9 (shifted left) */
465 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
467 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
469 /* delete ACT LED control bits */
470 ctrl &= ~PHY_M_FELP_LED1_MSK;
471 /* change ACT LED control to blink mode */
472 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
473 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
476 case CHIP_ID_YUKON_XL:
477 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
479 /* select page 3 to access LED control register */
480 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
482 /* set LED Function Control register */
483 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
484 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
485 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
486 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
487 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
489 /* set Polarity Control register */
490 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
491 (PHY_M_POLC_LS1_P_MIX(4) |
492 PHY_M_POLC_IS0_P_MIX(4) |
493 PHY_M_POLC_LOS_CTRL(2) |
494 PHY_M_POLC_INIT_CTRL(2) |
495 PHY_M_POLC_STA1_CTRL(2) |
496 PHY_M_POLC_STA0_CTRL(2)));
498 /* restore page register */
499 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
502 case CHIP_ID_YUKON_EC_U:
503 case CHIP_ID_YUKON_EX:
504 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
506 /* select page 3 to access LED control register */
507 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
509 /* set LED Function Control register */
510 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
511 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
512 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
513 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
514 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
516 /* set Blink Rate in LED Timer Control Register */
517 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
518 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
519 /* restore page register */
520 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
524 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
525 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
526 /* turn off the Rx LED (LED_RX) */
527 ledover &= ~PHY_M_LED_MO_RX;
530 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
531 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
532 /* apply fixes in PHY AFE */
533 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
535 /* increase differential signal amplitude in 10BASE-T */
536 gm_phy_write(hw, port, 0x18, 0xaa99);
537 gm_phy_write(hw, port, 0x17, 0x2011);
539 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
540 gm_phy_write(hw, port, 0x18, 0xa204);
541 gm_phy_write(hw, port, 0x17, 0x2002);
543 /* set page register to 0 */
544 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
545 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
546 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
548 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
549 /* turn on 100 Mbps LED (LED_LINK100) */
550 ledover |= PHY_M_LED_MO_100;
554 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
558 /* Enable phy interrupt on auto-negotiation complete (or link up) */
559 if (sky2->autoneg == AUTONEG_ENABLE)
560 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
562 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
565 static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
568 static const u32 phy_power[]
569 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
571 /* looks like this XL is back asswards .. */
572 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
575 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
576 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
578 /* Turn off phy power saving */
579 reg1 &= ~phy_power[port];
581 reg1 |= phy_power[port];
583 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
584 sky2_pci_read32(hw, PCI_DEV_REG1);
585 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
589 /* Force a renegotiation */
590 static void sky2_phy_reinit(struct sky2_port *sky2)
592 spin_lock_bh(&sky2->phy_lock);
593 sky2_phy_init(sky2->hw, sky2->port);
594 spin_unlock_bh(&sky2->phy_lock);
597 /* Put device in state to listen for Wake On Lan */
598 static void sky2_wol_init(struct sky2_port *sky2)
600 struct sky2_hw *hw = sky2->hw;
601 unsigned port = sky2->port;
602 enum flow_control save_mode;
606 /* Bring hardware out of reset */
607 sky2_write16(hw, B0_CTST, CS_RST_CLR);
608 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
610 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
611 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
614 * sky2_reset will re-enable on resume
616 save_mode = sky2->flow_mode;
617 ctrl = sky2->advertising;
619 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
620 sky2->flow_mode = FC_NONE;
621 sky2_phy_power(hw, port, 1);
622 sky2_phy_reinit(sky2);
624 sky2->flow_mode = save_mode;
625 sky2->advertising = ctrl;
627 /* Set GMAC to no flow control and auto update for speed/duplex */
628 gma_write16(hw, port, GM_GP_CTRL,
629 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
630 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
632 /* Set WOL address */
633 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
634 sky2->netdev->dev_addr, ETH_ALEN);
636 /* Turn on appropriate WOL control bits */
637 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
639 if (sky2->wol & WAKE_PHY)
640 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
642 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
644 if (sky2->wol & WAKE_MAGIC)
645 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
647 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
649 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
650 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
652 /* Turn on legacy PCI-Express PME mode */
653 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
654 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
655 reg1 |= PCI_Y2_PME_LEGACY;
656 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
657 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
660 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
664 static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
666 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
667 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
669 (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
671 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
672 /* set Tx GMAC FIFO Almost Empty Threshold */
673 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
674 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
676 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
677 TX_JUMBO_ENA | TX_STFW_DIS);
679 /* Can't do offload because of lack of store/forward */
680 hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
683 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
684 TX_JUMBO_DIS | TX_STFW_ENA);
688 static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
690 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
693 const u8 *addr = hw->dev[port]->dev_addr;
695 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
696 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
698 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
700 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
701 /* WA DEV_472 -- looks like crossed wires on port 2 */
702 /* clear GMAC 1 Control reset */
703 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
705 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
706 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
707 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
708 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
709 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
712 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
714 /* Enable Transmit FIFO Underrun */
715 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
717 spin_lock_bh(&sky2->phy_lock);
718 sky2_phy_init(hw, port);
719 spin_unlock_bh(&sky2->phy_lock);
722 reg = gma_read16(hw, port, GM_PHY_ADDR);
723 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
725 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
726 gma_read16(hw, port, i);
727 gma_write16(hw, port, GM_PHY_ADDR, reg);
729 /* transmit control */
730 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
732 /* receive control reg: unicast + multicast + no FCS */
733 gma_write16(hw, port, GM_RX_CTRL,
734 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
736 /* transmit flow control */
737 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
739 /* transmit parameter */
740 gma_write16(hw, port, GM_TX_PARAM,
741 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
742 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
743 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
744 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
746 /* serial mode register */
747 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
748 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
750 if (hw->dev[port]->mtu > ETH_DATA_LEN)
751 reg |= GM_SMOD_JUMBO_ENA;
753 gma_write16(hw, port, GM_SERIAL_MODE, reg);
755 /* virtual address for data */
756 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
758 /* physical address: used for pause frames */
759 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
761 /* ignore counter overflows */
762 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
763 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
764 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
766 /* Configure Rx MAC FIFO */
767 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
768 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
769 if (hw->chip_id == CHIP_ID_YUKON_EX)
770 reg |= GMF_RX_OVER_ON;
772 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
774 /* Flush Rx MAC FIFO on any flow control or error */
775 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
777 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
778 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
780 /* Configure Tx MAC FIFO */
781 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
782 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
784 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
785 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
786 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
788 sky2_set_tx_stfwd(hw, port);
793 /* Assign Ram Buffer allocation to queue */
794 static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
798 /* convert from K bytes to qwords used for hw register */
801 end = start + space - 1;
803 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
804 sky2_write32(hw, RB_ADDR(q, RB_START), start);
805 sky2_write32(hw, RB_ADDR(q, RB_END), end);
806 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
807 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
809 if (q == Q_R1 || q == Q_R2) {
810 u32 tp = space - space/4;
812 /* On receive queue's set the thresholds
813 * give receiver priority when > 3/4 full
814 * send pause when down to 2K
816 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
817 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
820 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
821 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
823 /* Enable store & forward on Tx queue's because
824 * Tx FIFO is only 1K on Yukon
826 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
829 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
830 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
833 /* Setup Bus Memory Interface */
834 static void sky2_qset(struct sky2_hw *hw, u16 q)
836 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
837 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
838 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
839 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
842 /* Setup prefetch unit registers. This is the interface between
843 * hardware and driver list elements
845 static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
848 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
849 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
850 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
851 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
852 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
853 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
855 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
858 static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
860 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
862 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
867 static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
868 struct sky2_tx_le *le)
870 return sky2->tx_ring + (le - sky2->tx_le);
873 /* Update chip's next pointer */
874 static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
876 /* Make sure write' to descriptors are complete before we tell hardware */
878 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
880 /* Synchronize I/O on since next processor may write to tail */
885 static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
887 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
888 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
893 /* Return high part of DMA address (could be 32 or 64 bit) */
894 static inline u32 high32(dma_addr_t a)
896 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
899 /* Build description to hardware for one receive segment */
900 static void sky2_rx_add(struct sky2_port *sky2, u8 op,
901 dma_addr_t map, unsigned len)
903 struct sky2_rx_le *le;
904 u32 hi = high32(map);
906 if (sky2->rx_addr64 != hi) {
907 le = sky2_next_rx(sky2);
908 le->addr = cpu_to_le32(hi);
909 le->opcode = OP_ADDR64 | HW_OWNER;
910 sky2->rx_addr64 = high32(map + len);
913 le = sky2_next_rx(sky2);
914 le->addr = cpu_to_le32((u32) map);
915 le->length = cpu_to_le16(len);
916 le->opcode = op | HW_OWNER;
919 /* Build description to hardware for one possibly fragmented skb */
920 static void sky2_rx_submit(struct sky2_port *sky2,
921 const struct rx_ring_info *re)
925 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
927 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
928 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
932 static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
935 struct sk_buff *skb = re->skb;
938 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
939 pci_unmap_len_set(re, data_size, size);
941 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
942 re->frag_addr[i] = pci_map_page(pdev,
943 skb_shinfo(skb)->frags[i].page,
944 skb_shinfo(skb)->frags[i].page_offset,
945 skb_shinfo(skb)->frags[i].size,
949 static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
951 struct sk_buff *skb = re->skb;
954 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
957 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
958 pci_unmap_page(pdev, re->frag_addr[i],
959 skb_shinfo(skb)->frags[i].size,
963 /* Tell chip where to start receive checksum.
964 * Actually has two checksums, but set both same to avoid possible byte
967 static void rx_set_checksum(struct sky2_port *sky2)
969 struct sky2_rx_le *le;
971 if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
972 le = sky2_next_rx(sky2);
973 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
975 le->opcode = OP_TCPSTART | HW_OWNER;
977 sky2_write32(sky2->hw,
978 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
979 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
985 * The RX Stop command will not work for Yukon-2 if the BMU does not
986 * reach the end of packet and since we can't make sure that we have
987 * incoming data, we must reset the BMU while it is not doing a DMA
988 * transfer. Since it is possible that the RX path is still active,
989 * the RX RAM buffer will be stopped first, so any possible incoming
990 * data will not trigger a DMA. After the RAM buffer is stopped, the
991 * BMU is polled until any DMA in progress is ended and only then it
994 static void sky2_rx_stop(struct sky2_port *sky2)
996 struct sky2_hw *hw = sky2->hw;
997 unsigned rxq = rxqaddr[sky2->port];
1000 /* disable the RAM Buffer receive queue */
1001 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1003 for (i = 0; i < 0xffff; i++)
1004 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1005 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1008 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1009 sky2->netdev->name);
1011 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1013 /* reset the Rx prefetch unit */
1014 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1018 /* Clean out receive buffer area, assumes receiver hardware stopped */
1019 static void sky2_rx_clean(struct sky2_port *sky2)
1023 memset(sky2->rx_le, 0, RX_LE_BYTES);
1024 for (i = 0; i < sky2->rx_pending; i++) {
1025 struct rx_ring_info *re = sky2->rx_ring + i;
1028 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1035 /* Basic MII support */
1036 static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1038 struct mii_ioctl_data *data = if_mii(ifr);
1039 struct sky2_port *sky2 = netdev_priv(dev);
1040 struct sky2_hw *hw = sky2->hw;
1041 int err = -EOPNOTSUPP;
1043 if (!netif_running(dev))
1044 return -ENODEV; /* Phy still in reset */
1048 data->phy_id = PHY_ADDR_MARV;
1054 spin_lock_bh(&sky2->phy_lock);
1055 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1056 spin_unlock_bh(&sky2->phy_lock);
1058 data->val_out = val;
1063 if (!capable(CAP_NET_ADMIN))
1066 spin_lock_bh(&sky2->phy_lock);
1067 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1069 spin_unlock_bh(&sky2->phy_lock);
1075 #ifdef SKY2_VLAN_TAG_USED
1076 static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1078 struct sky2_port *sky2 = netdev_priv(dev);
1079 struct sky2_hw *hw = sky2->hw;
1080 u16 port = sky2->port;
1082 netif_tx_lock_bh(dev);
1083 netif_poll_disable(sky2->hw->dev[0]);
1087 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1089 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1092 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1094 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1098 netif_poll_enable(sky2->hw->dev[0]);
1099 netif_tx_unlock_bh(dev);
1104 * Allocate an skb for receiving. If the MTU is large enough
1105 * make the skb non-linear with a fragment list of pages.
1107 * It appears the hardware has a bug in the FIFO logic that
1108 * cause it to hang if the FIFO gets overrun and the receive buffer
1109 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1110 * aligned except if slab debugging is enabled.
1112 static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1114 struct sk_buff *skb;
1118 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1122 p = (unsigned long) skb->data;
1123 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1125 for (i = 0; i < sky2->rx_nfrags; i++) {
1126 struct page *page = alloc_page(GFP_ATOMIC);
1130 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1141 * Allocate and setup receiver buffer pool.
1142 * Normal case this ends up creating one list element for skb
1143 * in the receive ring. Worst case if using large MTU and each
1144 * allocation falls on a different 64 bit region, that results
1145 * in 6 list elements per ring entry.
1146 * One element is used for checksum enable/disable, and one
1147 * extra to avoid wrap.
1149 static int sky2_rx_start(struct sky2_port *sky2)
1151 struct sky2_hw *hw = sky2->hw;
1152 struct rx_ring_info *re;
1153 unsigned rxq = rxqaddr[sky2->port];
1154 unsigned i, size, space, thresh;
1156 sky2->rx_put = sky2->rx_next = 0;
1159 /* On PCI express lowering the watermark gives better performance */
1160 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1161 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1163 /* These chips have no ram buffer?
1164 * MAC Rx RAM Read is controlled by hardware */
1165 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1166 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1167 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
1168 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1170 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1172 rx_set_checksum(sky2);
1174 /* Space needed for frame data + headers rounded up */
1175 size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
1178 /* Stopping point for hardware truncation */
1179 thresh = (size - 8) / sizeof(u32);
1181 /* Account for overhead of skb - to avoid order > 0 allocation */
1182 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1183 + sizeof(struct skb_shared_info);
1185 sky2->rx_nfrags = space >> PAGE_SHIFT;
1186 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1188 if (sky2->rx_nfrags != 0) {
1189 /* Compute residue after pages */
1190 space = sky2->rx_nfrags << PAGE_SHIFT;
1197 /* Optimize to handle small packets and headers */
1198 if (size < copybreak)
1200 if (size < ETH_HLEN)
1203 sky2->rx_data_size = size;
1206 for (i = 0; i < sky2->rx_pending; i++) {
1207 re = sky2->rx_ring + i;
1209 re->skb = sky2_rx_alloc(sky2);
1213 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1214 sky2_rx_submit(sky2, re);
1218 * The receiver hangs if it receives frames larger than the
1219 * packet buffer. As a workaround, truncate oversize frames, but
1220 * the register is limited to 9 bits, so if you do frames > 2052
1221 * you better get the MTU right!
1224 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1226 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1227 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1230 /* Tell chip about available buffers */
1231 sky2_put_idx(hw, rxq, sky2->rx_put);
1234 sky2_rx_clean(sky2);
1238 /* Bring up network interface. */
1239 static int sky2_up(struct net_device *dev)
1241 struct sky2_port *sky2 = netdev_priv(dev);
1242 struct sky2_hw *hw = sky2->hw;
1243 unsigned port = sky2->port;
1245 int cap, err = -ENOMEM;
1246 struct net_device *otherdev = hw->dev[sky2->port^1];
1249 * On dual port PCI-X card, there is an problem where status
1250 * can be received out of order due to split transactions
1252 if (otherdev && netif_running(otherdev) &&
1253 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1254 struct sky2_port *osky2 = netdev_priv(otherdev);
1257 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1258 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1259 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1265 if (netif_msg_ifup(sky2))
1266 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1268 /* must be power of 2 */
1269 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1271 sizeof(struct sky2_tx_le),
1276 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1280 sky2->tx_prod = sky2->tx_cons = 0;
1282 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1286 memset(sky2->rx_le, 0, RX_LE_BYTES);
1288 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1293 sky2_phy_power(hw, port, 1);
1295 sky2_mac_init(hw, port);
1297 /* Register is number of 4K blocks on internal RAM buffer. */
1298 ramsize = sky2_read8(hw, B2_E_0) * 4;
1299 printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1305 rxspace = ramsize / 2;
1307 rxspace = 8 + (2*(ramsize - 16))/3;
1309 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1310 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1312 /* Make sure SyncQ is disabled */
1313 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1317 sky2_qset(hw, txqaddr[port]);
1319 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1320 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1321 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1323 /* Set almost empty threshold */
1324 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1325 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1326 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1328 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1331 err = sky2_rx_start(sky2);
1335 /* Enable interrupts from phy/mac for port */
1336 imask = sky2_read32(hw, B0_IMSK);
1337 imask |= portirq_msk[port];
1338 sky2_write32(hw, B0_IMSK, imask);
1344 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1345 sky2->rx_le, sky2->rx_le_map);
1349 pci_free_consistent(hw->pdev,
1350 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1351 sky2->tx_le, sky2->tx_le_map);
1354 kfree(sky2->tx_ring);
1355 kfree(sky2->rx_ring);
1357 sky2->tx_ring = NULL;
1358 sky2->rx_ring = NULL;
1362 /* Modular subtraction in ring */
1363 static inline int tx_dist(unsigned tail, unsigned head)
1365 return (head - tail) & (TX_RING_SIZE - 1);
1368 /* Number of list elements available for next tx */
1369 static inline int tx_avail(const struct sky2_port *sky2)
1371 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1374 /* Estimate of number of transmit list elements required */
1375 static unsigned tx_le_req(const struct sk_buff *skb)
1379 count = sizeof(dma_addr_t) / sizeof(u32);
1380 count += skb_shinfo(skb)->nr_frags * count;
1382 if (skb_is_gso(skb))
1385 if (skb->ip_summed == CHECKSUM_PARTIAL)
1392 * Put one packet in ring for transmit.
1393 * A single packet can generate multiple list elements, and
1394 * the number of ring elements will probably be less than the number
1395 * of list elements used.
1397 static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1399 struct sky2_port *sky2 = netdev_priv(dev);
1400 struct sky2_hw *hw = sky2->hw;
1401 struct sky2_tx_le *le = NULL;
1402 struct tx_ring_info *re;
1409 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1410 return NETDEV_TX_BUSY;
1412 if (unlikely(netif_msg_tx_queued(sky2)))
1413 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1414 dev->name, sky2->tx_prod, skb->len);
1416 len = skb_headlen(skb);
1417 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1418 addr64 = high32(mapping);
1420 /* Send high bits if changed or crosses boundary */
1421 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
1422 le = get_tx_le(sky2);
1423 le->addr = cpu_to_le32(addr64);
1424 le->opcode = OP_ADDR64 | HW_OWNER;
1425 sky2->tx_addr64 = high32(mapping + len);
1428 /* Check for TCP Segmentation Offload */
1429 mss = skb_shinfo(skb)->gso_size;
1431 if (hw->chip_id != CHIP_ID_YUKON_EX)
1432 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
1434 if (mss != sky2->tx_last_mss) {
1435 le = get_tx_le(sky2);
1436 le->addr = cpu_to_le32(mss);
1437 if (hw->chip_id == CHIP_ID_YUKON_EX)
1438 le->opcode = OP_MSS | HW_OWNER;
1440 le->opcode = OP_LRGLEN | HW_OWNER;
1441 sky2->tx_last_mss = mss;
1446 #ifdef SKY2_VLAN_TAG_USED
1447 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1448 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1450 le = get_tx_le(sky2);
1452 le->opcode = OP_VLAN|HW_OWNER;
1454 le->opcode |= OP_VLAN;
1455 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1460 /* Handle TCP checksum offload */
1461 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1462 /* On Yukon EX (some versions) encoding change. */
1463 if (hw->chip_id == CHIP_ID_YUKON_EX
1464 && hw->chip_rev != CHIP_REV_YU_EX_B0)
1465 ctrl |= CALSUM; /* auto checksum */
1467 const unsigned offset = skb_transport_offset(skb);
1470 tcpsum = offset << 16; /* sum start */
1471 tcpsum |= offset + skb->csum_offset; /* sum write */
1473 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1474 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1477 if (tcpsum != sky2->tx_tcpsum) {
1478 sky2->tx_tcpsum = tcpsum;
1480 le = get_tx_le(sky2);
1481 le->addr = cpu_to_le32(tcpsum);
1482 le->length = 0; /* initial checksum value */
1483 le->ctrl = 1; /* one packet */
1484 le->opcode = OP_TCPLISW | HW_OWNER;
1489 le = get_tx_le(sky2);
1490 le->addr = cpu_to_le32((u32) mapping);
1491 le->length = cpu_to_le16(len);
1493 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1495 re = tx_le_re(sky2, le);
1497 pci_unmap_addr_set(re, mapaddr, mapping);
1498 pci_unmap_len_set(re, maplen, len);
1500 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1501 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1503 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1504 frag->size, PCI_DMA_TODEVICE);
1505 addr64 = high32(mapping);
1506 if (addr64 != sky2->tx_addr64) {
1507 le = get_tx_le(sky2);
1508 le->addr = cpu_to_le32(addr64);
1510 le->opcode = OP_ADDR64 | HW_OWNER;
1511 sky2->tx_addr64 = addr64;
1514 le = get_tx_le(sky2);
1515 le->addr = cpu_to_le32((u32) mapping);
1516 le->length = cpu_to_le16(frag->size);
1518 le->opcode = OP_BUFFER | HW_OWNER;
1520 re = tx_le_re(sky2, le);
1522 pci_unmap_addr_set(re, mapaddr, mapping);
1523 pci_unmap_len_set(re, maplen, frag->size);
1528 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1529 netif_stop_queue(dev);
1531 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1533 dev->trans_start = jiffies;
1534 return NETDEV_TX_OK;
1538 * Free ring elements from starting at tx_cons until "done"
1540 * NB: the hardware will tell us about partial completion of multi-part
1541 * buffers so make sure not to free skb to early.
1543 static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1545 struct net_device *dev = sky2->netdev;
1546 struct pci_dev *pdev = sky2->hw->pdev;
1549 BUG_ON(done >= TX_RING_SIZE);
1551 for (idx = sky2->tx_cons; idx != done;
1552 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1553 struct sky2_tx_le *le = sky2->tx_le + idx;
1554 struct tx_ring_info *re = sky2->tx_ring + idx;
1556 switch(le->opcode & ~HW_OWNER) {
1559 pci_unmap_single(pdev,
1560 pci_unmap_addr(re, mapaddr),
1561 pci_unmap_len(re, maplen),
1565 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1566 pci_unmap_len(re, maplen),
1571 if (le->ctrl & EOP) {
1572 if (unlikely(netif_msg_tx_done(sky2)))
1573 printk(KERN_DEBUG "%s: tx done %u\n",
1575 sky2->net_stats.tx_packets++;
1576 sky2->net_stats.tx_bytes += re->skb->len;
1578 dev_kfree_skb_any(re->skb);
1581 le->opcode = 0; /* paranoia */
1584 sky2->tx_cons = idx;
1587 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1588 netif_wake_queue(dev);
1591 /* Cleanup all untransmitted buffers, assume transmitter not running */
1592 static void sky2_tx_clean(struct net_device *dev)
1594 struct sky2_port *sky2 = netdev_priv(dev);
1596 netif_tx_lock_bh(dev);
1597 sky2_tx_complete(sky2, sky2->tx_prod);
1598 netif_tx_unlock_bh(dev);
1601 /* Network shutdown */
1602 static int sky2_down(struct net_device *dev)
1604 struct sky2_port *sky2 = netdev_priv(dev);
1605 struct sky2_hw *hw = sky2->hw;
1606 unsigned port = sky2->port;
1610 /* Never really got started! */
1614 if (netif_msg_ifdown(sky2))
1615 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1617 /* Stop more packets from being queued */
1618 netif_stop_queue(dev);
1619 netif_carrier_off(dev);
1621 /* Disable port IRQ */
1622 imask = sky2_read32(hw, B0_IMSK);
1623 imask &= ~portirq_msk[port];
1624 sky2_write32(hw, B0_IMSK, imask);
1626 sky2_gmac_reset(hw, port);
1628 /* Stop transmitter */
1629 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1630 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1632 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
1633 RB_RST_SET | RB_DIS_OP_MD);
1635 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1636 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1637 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1639 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1641 /* Workaround shared GMAC reset */
1642 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1643 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1644 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1646 /* Disable Force Sync bit and Enable Alloc bit */
1647 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1648 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1650 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1651 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1652 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1654 /* Reset the PCI FIFO of the async Tx queue */
1655 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1656 BMU_RST_SET | BMU_FIFO_RST);
1658 /* Reset the Tx prefetch units */
1659 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1662 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1666 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1667 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1669 sky2_phy_power(hw, port, 0);
1671 /* turn off LED's */
1672 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1674 synchronize_irq(hw->pdev->irq);
1677 sky2_rx_clean(sky2);
1679 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1680 sky2->rx_le, sky2->rx_le_map);
1681 kfree(sky2->rx_ring);
1683 pci_free_consistent(hw->pdev,
1684 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1685 sky2->tx_le, sky2->tx_le_map);
1686 kfree(sky2->tx_ring);
1691 sky2->rx_ring = NULL;
1692 sky2->tx_ring = NULL;
1697 static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1699 if (!sky2_is_copper(hw))
1702 if (hw->chip_id == CHIP_ID_YUKON_FE)
1703 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1705 switch (aux & PHY_M_PS_SPEED_MSK) {
1706 case PHY_M_PS_SPEED_1000:
1708 case PHY_M_PS_SPEED_100:
1715 static void sky2_link_up(struct sky2_port *sky2)
1717 struct sky2_hw *hw = sky2->hw;
1718 unsigned port = sky2->port;
1720 static const char *fc_name[] = {
1728 reg = gma_read16(hw, port, GM_GP_CTRL);
1729 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1730 gma_write16(hw, port, GM_GP_CTRL, reg);
1732 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1734 netif_carrier_on(sky2->netdev);
1735 netif_wake_queue(sky2->netdev);
1737 /* Turn on link LED */
1738 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1739 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1741 if (hw->chip_id == CHIP_ID_YUKON_XL
1742 || hw->chip_id == CHIP_ID_YUKON_EC_U
1743 || hw->chip_id == CHIP_ID_YUKON_EX) {
1744 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1745 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1747 switch(sky2->speed) {
1749 led |= PHY_M_LEDC_INIT_CTRL(7);
1753 led |= PHY_M_LEDC_STA1_CTRL(7);
1757 led |= PHY_M_LEDC_STA0_CTRL(7);
1761 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1762 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
1763 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1766 if (netif_msg_link(sky2))
1767 printk(KERN_INFO PFX
1768 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1769 sky2->netdev->name, sky2->speed,
1770 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1771 fc_name[sky2->flow_status]);
1774 static void sky2_link_down(struct sky2_port *sky2)
1776 struct sky2_hw *hw = sky2->hw;
1777 unsigned port = sky2->port;
1780 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1782 reg = gma_read16(hw, port, GM_GP_CTRL);
1783 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1784 gma_write16(hw, port, GM_GP_CTRL, reg);
1786 netif_carrier_off(sky2->netdev);
1787 netif_stop_queue(sky2->netdev);
1789 /* Turn on link LED */
1790 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1792 if (netif_msg_link(sky2))
1793 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1795 sky2_phy_init(hw, port);
1798 static enum flow_control sky2_flow(int rx, int tx)
1801 return tx ? FC_BOTH : FC_RX;
1803 return tx ? FC_TX : FC_NONE;
1806 static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1808 struct sky2_hw *hw = sky2->hw;
1809 unsigned port = sky2->port;
1812 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
1813 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1814 if (lpa & PHY_M_AN_RF) {
1815 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1819 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1820 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1821 sky2->netdev->name);
1825 sky2->speed = sky2_phy_speed(hw, aux);
1826 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1828 /* Since the pause result bits seem to in different positions on
1829 * different chips. look at registers.
1831 if (!sky2_is_copper(hw)) {
1832 /* Shift for bits in fiber PHY */
1833 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1834 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
1836 if (advert & ADVERTISE_1000XPAUSE)
1837 advert |= ADVERTISE_PAUSE_CAP;
1838 if (advert & ADVERTISE_1000XPSE_ASYM)
1839 advert |= ADVERTISE_PAUSE_ASYM;
1840 if (lpa & LPA_1000XPAUSE)
1841 lpa |= LPA_PAUSE_CAP;
1842 if (lpa & LPA_1000XPAUSE_ASYM)
1843 lpa |= LPA_PAUSE_ASYM;
1846 sky2->flow_status = FC_NONE;
1847 if (advert & ADVERTISE_PAUSE_CAP) {
1848 if (lpa & LPA_PAUSE_CAP)
1849 sky2->flow_status = FC_BOTH;
1850 else if (advert & ADVERTISE_PAUSE_ASYM)
1851 sky2->flow_status = FC_RX;
1852 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1853 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1854 sky2->flow_status = FC_TX;
1857 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
1858 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1859 sky2->flow_status = FC_NONE;
1861 if (sky2->flow_status & FC_TX)
1862 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1864 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1869 /* Interrupt from PHY */
1870 static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1872 struct net_device *dev = hw->dev[port];
1873 struct sky2_port *sky2 = netdev_priv(dev);
1874 u16 istatus, phystat;
1876 if (!netif_running(dev))
1879 spin_lock(&sky2->phy_lock);
1880 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1881 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1883 if (netif_msg_intr(sky2))
1884 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1885 sky2->netdev->name, istatus, phystat);
1887 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
1888 if (sky2_autoneg_done(sky2, phystat) == 0)
1893 if (istatus & PHY_M_IS_LSP_CHANGE)
1894 sky2->speed = sky2_phy_speed(hw, phystat);
1896 if (istatus & PHY_M_IS_DUP_CHANGE)
1898 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1900 if (istatus & PHY_M_IS_LST_CHANGE) {
1901 if (phystat & PHY_M_PS_LINK_UP)
1904 sky2_link_down(sky2);
1907 spin_unlock(&sky2->phy_lock);
1910 /* Transmit timeout is only called if we are running, carrier is up
1911 * and tx queue is full (stopped).
1913 static void sky2_tx_timeout(struct net_device *dev)
1915 struct sky2_port *sky2 = netdev_priv(dev);
1916 struct sky2_hw *hw = sky2->hw;
1918 if (netif_msg_timer(sky2))
1919 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1921 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1922 dev->name, sky2->tx_cons, sky2->tx_prod,
1923 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1924 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1926 /* can't restart safely under softirq */
1927 schedule_work(&hw->restart_work);
1930 static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1932 struct sky2_port *sky2 = netdev_priv(dev);
1933 struct sky2_hw *hw = sky2->hw;
1934 unsigned port = sky2->port;
1939 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1942 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
1945 if (!netif_running(dev)) {
1950 imask = sky2_read32(hw, B0_IMSK);
1951 sky2_write32(hw, B0_IMSK, 0);
1953 dev->trans_start = jiffies; /* prevent tx timeout */
1954 netif_stop_queue(dev);
1955 netif_poll_disable(hw->dev[0]);
1957 synchronize_irq(hw->pdev->irq);
1959 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
1960 sky2_set_tx_stfwd(hw, port);
1962 ctl = gma_read16(hw, port, GM_GP_CTRL);
1963 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1965 sky2_rx_clean(sky2);
1969 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1970 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
1972 if (dev->mtu > ETH_DATA_LEN)
1973 mode |= GM_SMOD_JUMBO_ENA;
1975 gma_write16(hw, port, GM_SERIAL_MODE, mode);
1977 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
1979 err = sky2_rx_start(sky2);
1980 sky2_write32(hw, B0_IMSK, imask);
1985 gma_write16(hw, port, GM_GP_CTRL, ctl);
1987 netif_poll_enable(hw->dev[0]);
1988 netif_wake_queue(dev);
1994 /* For small just reuse existing skb for next receive */
1995 static struct sk_buff *receive_copy(struct sky2_port *sky2,
1996 const struct rx_ring_info *re,
1999 struct sk_buff *skb;
2001 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2003 skb_reserve(skb, 2);
2004 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2005 length, PCI_DMA_FROMDEVICE);
2006 skb_copy_from_linear_data(re->skb, skb->data, length);
2007 skb->ip_summed = re->skb->ip_summed;
2008 skb->csum = re->skb->csum;
2009 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2010 length, PCI_DMA_FROMDEVICE);
2011 re->skb->ip_summed = CHECKSUM_NONE;
2012 skb_put(skb, length);
2017 /* Adjust length of skb with fragments to match received data */
2018 static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2019 unsigned int length)
2024 /* put header into skb */
2025 size = min(length, hdr_space);
2030 num_frags = skb_shinfo(skb)->nr_frags;
2031 for (i = 0; i < num_frags; i++) {
2032 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2035 /* don't need this page */
2036 __free_page(frag->page);
2037 --skb_shinfo(skb)->nr_frags;
2039 size = min(length, (unsigned) PAGE_SIZE);
2042 skb->data_len += size;
2043 skb->truesize += size;
2050 /* Normal packet - take skb from ring element and put in a new one */
2051 static struct sk_buff *receive_new(struct sky2_port *sky2,
2052 struct rx_ring_info *re,
2053 unsigned int length)
2055 struct sk_buff *skb, *nskb;
2056 unsigned hdr_space = sky2->rx_data_size;
2058 pr_debug(PFX "receive new length=%d\n", length);
2060 /* Don't be tricky about reusing pages (yet) */
2061 nskb = sky2_rx_alloc(sky2);
2062 if (unlikely(!nskb))
2066 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2068 prefetch(skb->data);
2070 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2072 if (skb_shinfo(skb)->nr_frags)
2073 skb_put_frags(skb, hdr_space, length);
2075 skb_put(skb, length);
2080 * Receive one packet.
2081 * For larger packets, get new buffer.
2083 static struct sk_buff *sky2_receive(struct net_device *dev,
2084 u16 length, u32 status)
2086 struct sky2_port *sky2 = netdev_priv(dev);
2087 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2088 struct sk_buff *skb = NULL;
2090 if (unlikely(netif_msg_rx_status(sky2)))
2091 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2092 dev->name, sky2->rx_next, status, length);
2094 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2095 prefetch(sky2->rx_ring + sky2->rx_next);
2097 if (status & GMR_FS_ANY_ERR)
2100 if (!(status & GMR_FS_RX_OK))
2103 if (length < copybreak)
2104 skb = receive_copy(sky2, re, length);
2106 skb = receive_new(sky2, re, length);
2108 sky2_rx_submit(sky2, re);
2113 ++sky2->net_stats.rx_errors;
2114 if (status & GMR_FS_RX_FF_OV) {
2115 sky2->net_stats.rx_over_errors++;
2119 if (netif_msg_rx_err(sky2) && net_ratelimit())
2120 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2121 dev->name, status, length);
2123 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2124 sky2->net_stats.rx_length_errors++;
2125 if (status & GMR_FS_FRAGMENT)
2126 sky2->net_stats.rx_frame_errors++;
2127 if (status & GMR_FS_CRC_ERR)
2128 sky2->net_stats.rx_crc_errors++;
2133 /* Transmit complete */
2134 static inline void sky2_tx_done(struct net_device *dev, u16 last)
2136 struct sky2_port *sky2 = netdev_priv(dev);
2138 if (netif_running(dev)) {
2140 sky2_tx_complete(sky2, last);
2141 netif_tx_unlock(dev);
2145 /* Process status response ring */
2146 static int sky2_status_intr(struct sky2_hw *hw, int to_do)
2148 struct sky2_port *sky2;
2150 unsigned buf_write[2] = { 0, 0 };
2151 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
2155 while (hw->st_idx != hwidx) {
2156 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2157 unsigned port = le->css & CSS_LINK_BIT;
2158 struct net_device *dev;
2159 struct sk_buff *skb;
2163 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2165 dev = hw->dev[port];
2166 sky2 = netdev_priv(dev);
2167 length = le16_to_cpu(le->length);
2168 status = le32_to_cpu(le->status);
2170 switch (le->opcode & ~HW_OWNER) {
2172 skb = sky2_receive(dev, length, status);
2173 if (unlikely(!skb)) {
2174 sky2->net_stats.rx_dropped++;
2178 /* This chip reports checksum status differently */
2179 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2180 if (sky2->rx_csum &&
2181 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2182 (le->css & CSS_TCPUDPCSOK))
2183 skb->ip_summed = CHECKSUM_UNNECESSARY;
2185 skb->ip_summed = CHECKSUM_NONE;
2188 skb->protocol = eth_type_trans(skb, dev);
2189 sky2->net_stats.rx_packets++;
2190 sky2->net_stats.rx_bytes += skb->len;
2191 dev->last_rx = jiffies;
2193 #ifdef SKY2_VLAN_TAG_USED
2194 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2195 vlan_hwaccel_receive_skb(skb,
2197 be16_to_cpu(sky2->rx_tag));
2200 netif_receive_skb(skb);
2202 /* Update receiver after 16 frames */
2203 if (++buf_write[port] == RX_BUF_WRITE) {
2205 sky2_put_idx(hw, rxqaddr[port], sky2->rx_put);
2206 buf_write[port] = 0;
2209 /* Stop after net poll weight */
2210 if (++work_done >= to_do)
2214 #ifdef SKY2_VLAN_TAG_USED
2216 sky2->rx_tag = length;
2220 sky2->rx_tag = length;
2227 if (hw->chip_id == CHIP_ID_YUKON_EX)
2230 /* Both checksum counters are programmed to start at
2231 * the same offset, so unless there is a problem they
2232 * should match. This failure is an early indication that
2233 * hardware receive checksumming won't work.
2235 if (likely(status >> 16 == (status & 0xffff))) {
2236 skb = sky2->rx_ring[sky2->rx_next].skb;
2237 skb->ip_summed = CHECKSUM_COMPLETE;
2238 skb->csum = status & 0xffff;
2240 printk(KERN_NOTICE PFX "%s: hardware receive "
2241 "checksum problem (status = %#x)\n",
2244 sky2_write32(sky2->hw,
2245 Q_ADDR(rxqaddr[port], Q_CSR),
2251 /* TX index reports status for both ports */
2252 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2253 sky2_tx_done(hw->dev[0], status & 0xfff);
2255 sky2_tx_done(hw->dev[1],
2256 ((status >> 24) & 0xff)
2257 | (u16)(length & 0xf) << 8);
2261 if (net_ratelimit())
2262 printk(KERN_WARNING PFX
2263 "unknown status opcode 0x%x\n", le->opcode);
2268 /* Fully processed status ring so clear irq */
2269 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2274 sky2 = netdev_priv(hw->dev[0]);
2275 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2279 sky2 = netdev_priv(hw->dev[1]);
2280 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2286 static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2288 struct net_device *dev = hw->dev[port];
2290 if (net_ratelimit())
2291 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2294 if (status & Y2_IS_PAR_RD1) {
2295 if (net_ratelimit())
2296 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2299 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2302 if (status & Y2_IS_PAR_WR1) {
2303 if (net_ratelimit())
2304 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2307 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2310 if (status & Y2_IS_PAR_MAC1) {
2311 if (net_ratelimit())
2312 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2313 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2316 if (status & Y2_IS_PAR_RX1) {
2317 if (net_ratelimit())
2318 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2319 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2322 if (status & Y2_IS_TCP_TXA1) {
2323 if (net_ratelimit())
2324 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2326 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2330 static void sky2_hw_intr(struct sky2_hw *hw)
2332 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2334 if (status & Y2_IS_TIST_OV)
2335 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2337 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2340 pci_err = sky2_pci_read16(hw, PCI_STATUS);
2341 if (net_ratelimit())
2342 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2345 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2346 sky2_pci_write16(hw, PCI_STATUS,
2347 pci_err | PCI_STATUS_ERROR_BITS);
2348 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2351 if (status & Y2_IS_PCI_EXP) {
2352 /* PCI-Express uncorrectable Error occurred */
2355 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
2357 if (net_ratelimit())
2358 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2361 /* clear the interrupt */
2362 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2363 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2365 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2367 if (pex_err & PEX_FATAL_ERRORS) {
2368 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2369 hwmsk &= ~Y2_IS_PCI_EXP;
2370 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2374 if (status & Y2_HWE_L1_MASK)
2375 sky2_hw_error(hw, 0, status);
2377 if (status & Y2_HWE_L1_MASK)
2378 sky2_hw_error(hw, 1, status);
2381 static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2383 struct net_device *dev = hw->dev[port];
2384 struct sky2_port *sky2 = netdev_priv(dev);
2385 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2387 if (netif_msg_intr(sky2))
2388 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2391 if (status & GM_IS_RX_CO_OV)
2392 gma_read16(hw, port, GM_RX_IRQ_SRC);
2394 if (status & GM_IS_TX_CO_OV)
2395 gma_read16(hw, port, GM_TX_IRQ_SRC);
2397 if (status & GM_IS_RX_FF_OR) {
2398 ++sky2->net_stats.rx_fifo_errors;
2399 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2402 if (status & GM_IS_TX_FF_UR) {
2403 ++sky2->net_stats.tx_fifo_errors;
2404 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2408 /* This should never happen it is a bug. */
2409 static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2410 u16 q, unsigned ring_size)
2412 struct net_device *dev = hw->dev[port];
2413 struct sky2_port *sky2 = netdev_priv(dev);
2415 const u64 *le = (q == Q_R1 || q == Q_R2)
2416 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2418 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2419 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2420 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2421 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2423 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2426 /* If idle then force a fake soft NAPI poll once a second
2427 * to work around cases where sharing an edge triggered interrupt.
2429 static inline void sky2_idle_start(struct sky2_hw *hw)
2431 if (idle_timeout > 0)
2432 mod_timer(&hw->idle_timer,
2433 jiffies + msecs_to_jiffies(idle_timeout));
2436 static void sky2_idle(unsigned long arg)
2438 struct sky2_hw *hw = (struct sky2_hw *) arg;
2439 struct net_device *dev = hw->dev[0];
2441 if (__netif_rx_schedule_prep(dev))
2442 __netif_rx_schedule(dev);
2444 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
2447 /* Hardware/software error handling */
2448 static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2450 if (net_ratelimit())
2451 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2453 if (status & Y2_IS_HW_ERR)
2456 if (status & Y2_IS_IRQ_MAC1)
2457 sky2_mac_intr(hw, 0);
2459 if (status & Y2_IS_IRQ_MAC2)
2460 sky2_mac_intr(hw, 1);
2462 if (status & Y2_IS_CHK_RX1)
2463 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2465 if (status & Y2_IS_CHK_RX2)
2466 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2468 if (status & Y2_IS_CHK_TXA1)
2469 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2471 if (status & Y2_IS_CHK_TXA2)
2472 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2475 static int sky2_poll(struct net_device *dev0, int *budget)
2477 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2478 int work_limit = min(dev0->quota, *budget);
2480 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2482 if (unlikely(status & Y2_IS_ERROR))
2483 sky2_err_intr(hw, status);
2485 if (status & Y2_IS_IRQ_PHY1)
2486 sky2_phy_intr(hw, 0);
2488 if (status & Y2_IS_IRQ_PHY2)
2489 sky2_phy_intr(hw, 1);
2491 work_done = sky2_status_intr(hw, work_limit);
2492 if (work_done < work_limit) {
2493 /* Bug/Errata workaround?
2494 * Need to kick the TX irq moderation timer.
2496 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2497 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2498 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2500 netif_rx_complete(dev0);
2502 /* end of interrupt, re-enables also acts as I/O synchronization */
2503 sky2_read32(hw, B0_Y2_SP_LISR);
2506 *budget -= work_done;
2507 dev0->quota -= work_done;
2512 static irqreturn_t sky2_intr(int irq, void *dev_id)
2514 struct sky2_hw *hw = dev_id;
2515 struct net_device *dev0 = hw->dev[0];
2518 /* Reading this mask interrupts as side effect */
2519 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2520 if (status == 0 || status == ~0)
2523 prefetch(&hw->st_le[hw->st_idx]);
2524 if (likely(__netif_rx_schedule_prep(dev0)))
2525 __netif_rx_schedule(dev0);
2530 #ifdef CONFIG_NET_POLL_CONTROLLER
2531 static void sky2_netpoll(struct net_device *dev)
2533 struct sky2_port *sky2 = netdev_priv(dev);
2534 struct net_device *dev0 = sky2->hw->dev[0];
2536 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2537 __netif_rx_schedule(dev0);
2541 /* Chip internal frequency for clock calculations */
2542 static inline u32 sky2_mhz(const struct sky2_hw *hw)
2544 switch (hw->chip_id) {
2545 case CHIP_ID_YUKON_EC:
2546 case CHIP_ID_YUKON_EC_U:
2547 case CHIP_ID_YUKON_EX:
2548 return 125; /* 125 Mhz */
2549 case CHIP_ID_YUKON_FE:
2550 return 100; /* 100 Mhz */
2551 default: /* YUKON_XL */
2552 return 156; /* 156 Mhz */
2556 static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2558 return sky2_mhz(hw) * us;
2561 static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2563 return clk / sky2_mhz(hw);
2567 static int __devinit sky2_init(struct sky2_hw *hw)
2571 /* Enable all clocks */
2572 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2574 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2576 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2577 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2578 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2583 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2585 /* This rev is really old, and requires untested workarounds */
2586 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2587 dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
2588 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2589 hw->chip_id, hw->chip_rev);
2593 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2595 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2596 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2597 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2604 static void sky2_reset(struct sky2_hw *hw)
2610 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2611 status = sky2_read16(hw, HCU_CCSR);
2612 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2613 HCU_CCSR_UC_STATE_MSK);
2614 sky2_write16(hw, HCU_CCSR, status);
2616 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2617 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2620 sky2_write8(hw, B0_CTST, CS_RST_SET);
2621 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2623 /* clear PCI errors, if any */
2624 status = sky2_pci_read16(hw, PCI_STATUS);
2626 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2627 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2630 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2632 /* clear any PEX errors */
2633 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2634 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2639 for (i = 0; i < hw->ports; i++) {
2640 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2641 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2643 if (hw->chip_id == CHIP_ID_YUKON_EX)
2644 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2645 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2649 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2651 /* Clear I2C IRQ noise */
2652 sky2_write32(hw, B2_I2C_IRQ, 1);
2654 /* turn off hardware timer (unused) */
2655 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2656 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
2658 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2660 /* Turn off descriptor polling */
2661 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2663 /* Turn off receive timestamp */
2664 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
2665 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2667 /* enable the Tx Arbiters */
2668 for (i = 0; i < hw->ports; i++)
2669 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2671 /* Initialize ram interface */
2672 for (i = 0; i < hw->ports; i++) {
2673 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2675 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2676 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2677 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2678 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2679 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2680 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2681 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2682 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2683 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2684 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2685 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2686 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2689 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2691 for (i = 0; i < hw->ports; i++)
2692 sky2_gmac_reset(hw, i);
2694 memset(hw->st_le, 0, STATUS_LE_BYTES);
2697 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2698 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2700 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
2701 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2703 /* Set the list last index */
2704 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2706 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2707 sky2_write8(hw, STAT_FIFO_WM, 16);
2709 /* set Status-FIFO ISR watermark */
2710 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2711 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2713 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2715 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2716 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2717 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2719 /* enable status unit */
2720 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2722 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2723 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2724 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2727 static void sky2_restart(struct work_struct *work)
2729 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2730 struct net_device *dev;
2733 dev_dbg(&hw->pdev->dev, "restarting\n");
2735 del_timer_sync(&hw->idle_timer);
2738 sky2_write32(hw, B0_IMSK, 0);
2739 sky2_read32(hw, B0_IMSK);
2741 netif_poll_disable(hw->dev[0]);
2743 for (i = 0; i < hw->ports; i++) {
2745 if (netif_running(dev))
2750 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2751 netif_poll_enable(hw->dev[0]);
2753 for (i = 0; i < hw->ports; i++) {
2755 if (netif_running(dev)) {
2758 printk(KERN_INFO PFX "%s: could not restart %d\n",
2765 sky2_idle_start(hw);
2770 static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2772 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2775 static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2777 const struct sky2_port *sky2 = netdev_priv(dev);
2779 wol->supported = sky2_wol_supported(sky2->hw);
2780 wol->wolopts = sky2->wol;
2783 static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2785 struct sky2_port *sky2 = netdev_priv(dev);
2786 struct sky2_hw *hw = sky2->hw;
2788 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2791 sky2->wol = wol->wolopts;
2793 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
2794 sky2_write32(hw, B0_CTST, sky2->wol
2795 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2797 if (!netif_running(dev))
2798 sky2_wol_init(sky2);
2802 static u32 sky2_supported_modes(const struct sky2_hw *hw)
2804 if (sky2_is_copper(hw)) {
2805 u32 modes = SUPPORTED_10baseT_Half
2806 | SUPPORTED_10baseT_Full
2807 | SUPPORTED_100baseT_Half
2808 | SUPPORTED_100baseT_Full
2809 | SUPPORTED_Autoneg | SUPPORTED_TP;
2811 if (hw->chip_id != CHIP_ID_YUKON_FE)
2812 modes |= SUPPORTED_1000baseT_Half
2813 | SUPPORTED_1000baseT_Full;
2816 return SUPPORTED_1000baseT_Half
2817 | SUPPORTED_1000baseT_Full
2822 static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2824 struct sky2_port *sky2 = netdev_priv(dev);
2825 struct sky2_hw *hw = sky2->hw;
2827 ecmd->transceiver = XCVR_INTERNAL;
2828 ecmd->supported = sky2_supported_modes(hw);
2829 ecmd->phy_address = PHY_ADDR_MARV;
2830 if (sky2_is_copper(hw)) {
2831 ecmd->supported = SUPPORTED_10baseT_Half
2832 | SUPPORTED_10baseT_Full
2833 | SUPPORTED_100baseT_Half
2834 | SUPPORTED_100baseT_Full
2835 | SUPPORTED_1000baseT_Half
2836 | SUPPORTED_1000baseT_Full
2837 | SUPPORTED_Autoneg | SUPPORTED_TP;
2838 ecmd->port = PORT_TP;
2839 ecmd->speed = sky2->speed;
2841 ecmd->speed = SPEED_1000;
2842 ecmd->port = PORT_FIBRE;
2845 ecmd->advertising = sky2->advertising;
2846 ecmd->autoneg = sky2->autoneg;
2847 ecmd->duplex = sky2->duplex;
2851 static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2853 struct sky2_port *sky2 = netdev_priv(dev);
2854 const struct sky2_hw *hw = sky2->hw;
2855 u32 supported = sky2_supported_modes(hw);
2857 if (ecmd->autoneg == AUTONEG_ENABLE) {
2858 ecmd->advertising = supported;
2864 switch (ecmd->speed) {
2866 if (ecmd->duplex == DUPLEX_FULL)
2867 setting = SUPPORTED_1000baseT_Full;
2868 else if (ecmd->duplex == DUPLEX_HALF)
2869 setting = SUPPORTED_1000baseT_Half;
2874 if (ecmd->duplex == DUPLEX_FULL)
2875 setting = SUPPORTED_100baseT_Full;
2876 else if (ecmd->duplex == DUPLEX_HALF)
2877 setting = SUPPORTED_100baseT_Half;
2883 if (ecmd->duplex == DUPLEX_FULL)
2884 setting = SUPPORTED_10baseT_Full;
2885 else if (ecmd->duplex == DUPLEX_HALF)
2886 setting = SUPPORTED_10baseT_Half;
2894 if ((setting & supported) == 0)
2897 sky2->speed = ecmd->speed;
2898 sky2->duplex = ecmd->duplex;
2901 sky2->autoneg = ecmd->autoneg;
2902 sky2->advertising = ecmd->advertising;
2904 if (netif_running(dev))
2905 sky2_phy_reinit(sky2);
2910 static void sky2_get_drvinfo(struct net_device *dev,
2911 struct ethtool_drvinfo *info)
2913 struct sky2_port *sky2 = netdev_priv(dev);
2915 strcpy(info->driver, DRV_NAME);
2916 strcpy(info->version, DRV_VERSION);
2917 strcpy(info->fw_version, "N/A");
2918 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2921 static const struct sky2_stat {
2922 char name[ETH_GSTRING_LEN];
2925 { "tx_bytes", GM_TXO_OK_HI },
2926 { "rx_bytes", GM_RXO_OK_HI },
2927 { "tx_broadcast", GM_TXF_BC_OK },
2928 { "rx_broadcast", GM_RXF_BC_OK },
2929 { "tx_multicast", GM_TXF_MC_OK },
2930 { "rx_multicast", GM_RXF_MC_OK },
2931 { "tx_unicast", GM_TXF_UC_OK },
2932 { "rx_unicast", GM_RXF_UC_OK },
2933 { "tx_mac_pause", GM_TXF_MPAUSE },
2934 { "rx_mac_pause", GM_RXF_MPAUSE },
2935 { "collisions", GM_TXF_COL },
2936 { "late_collision",GM_TXF_LAT_COL },
2937 { "aborted", GM_TXF_ABO_COL },
2938 { "single_collisions", GM_TXF_SNG_COL },
2939 { "multi_collisions", GM_TXF_MUL_COL },
2941 { "rx_short", GM_RXF_SHT },
2942 { "rx_runt", GM_RXE_FRAG },
2943 { "rx_64_byte_packets", GM_RXF_64B },
2944 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2945 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2946 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2947 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2948 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2949 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
2950 { "rx_too_long", GM_RXF_LNG_ERR },
2951 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2952 { "rx_jabber", GM_RXF_JAB_PKT },
2953 { "rx_fcs_error", GM_RXF_FCS_ERR },
2955 { "tx_64_byte_packets", GM_TXF_64B },
2956 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2957 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2958 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2959 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2960 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2961 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2962 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
2965 static u32 sky2_get_rx_csum(struct net_device *dev)
2967 struct sky2_port *sky2 = netdev_priv(dev);
2969 return sky2->rx_csum;
2972 static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2974 struct sky2_port *sky2 = netdev_priv(dev);
2976 sky2->rx_csum = data;
2978 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2979 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2984 static u32 sky2_get_msglevel(struct net_device *netdev)
2986 struct sky2_port *sky2 = netdev_priv(netdev);
2987 return sky2->msg_enable;
2990 static int sky2_nway_reset(struct net_device *dev)
2992 struct sky2_port *sky2 = netdev_priv(dev);
2994 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
2997 sky2_phy_reinit(sky2);
3002 static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3004 struct sky2_hw *hw = sky2->hw;
3005 unsigned port = sky2->port;
3008 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
3009 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3010 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
3011 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3013 for (i = 2; i < count; i++)
3014 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3017 static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3019 struct sky2_port *sky2 = netdev_priv(netdev);
3020 sky2->msg_enable = value;
3023 static int sky2_get_stats_count(struct net_device *dev)
3025 return ARRAY_SIZE(sky2_stats);
3028 static void sky2_get_ethtool_stats(struct net_device *dev,
3029 struct ethtool_stats *stats, u64 * data)
3031 struct sky2_port *sky2 = netdev_priv(dev);
3033 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3036 static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3040 switch (stringset) {
3042 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3043 memcpy(data + i * ETH_GSTRING_LEN,
3044 sky2_stats[i].name, ETH_GSTRING_LEN);
3049 static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3051 struct sky2_port *sky2 = netdev_priv(dev);
3052 return &sky2->net_stats;
3055 static int sky2_set_mac_address(struct net_device *dev, void *p)
3057 struct sky2_port *sky2 = netdev_priv(dev);
3058 struct sky2_hw *hw = sky2->hw;
3059 unsigned port = sky2->port;
3060 const struct sockaddr *addr = p;
3062 if (!is_valid_ether_addr(addr->sa_data))
3063 return -EADDRNOTAVAIL;
3065 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3066 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3067 dev->dev_addr, ETH_ALEN);
3068 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3069 dev->dev_addr, ETH_ALEN);
3071 /* virtual address for data */
3072 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3074 /* physical address: used for pause frames */
3075 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3080 static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3084 bit = ether_crc(ETH_ALEN, addr) & 63;
3085 filter[bit >> 3] |= 1 << (bit & 7);
3088 static void sky2_set_multicast(struct net_device *dev)
3090 struct sky2_port *sky2 = netdev_priv(dev);
3091 struct sky2_hw *hw = sky2->hw;
3092 unsigned port = sky2->port;
3093 struct dev_mc_list *list = dev->mc_list;
3097 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3099 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3100 memset(filter, 0, sizeof(filter));
3102 reg = gma_read16(hw, port, GM_RX_CTRL);
3103 reg |= GM_RXCR_UCF_ENA;
3105 if (dev->flags & IFF_PROMISC) /* promiscuous */
3106 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3107 else if (dev->flags & IFF_ALLMULTI)
3108 memset(filter, 0xff, sizeof(filter));
3109 else if (dev->mc_count == 0 && !rx_pause)
3110 reg &= ~GM_RXCR_MCF_ENA;
3113 reg |= GM_RXCR_MCF_ENA;
3116 sky2_add_filter(filter, pause_mc_addr);
3118 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3119 sky2_add_filter(filter, list->dmi_addr);
3122 gma_write16(hw, port, GM_MC_ADDR_H1,
3123 (u16) filter[0] | ((u16) filter[1] << 8));
3124 gma_write16(hw, port, GM_MC_ADDR_H2,
3125 (u16) filter[2] | ((u16) filter[3] << 8));
3126 gma_write16(hw, port, GM_MC_ADDR_H3,
3127 (u16) filter[4] | ((u16) filter[5] << 8));
3128 gma_write16(hw, port, GM_MC_ADDR_H4,
3129 (u16) filter[6] | ((u16) filter[7] << 8));
3131 gma_write16(hw, port, GM_RX_CTRL, reg);
3134 /* Can have one global because blinking is controlled by
3135 * ethtool and that is always under RTNL mutex
3137 static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
3141 switch (hw->chip_id) {
3142 case CHIP_ID_YUKON_XL:
3143 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3144 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3145 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3146 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3147 PHY_M_LEDC_INIT_CTRL(7) |
3148 PHY_M_LEDC_STA1_CTRL(7) |
3149 PHY_M_LEDC_STA0_CTRL(7))
3152 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3156 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
3157 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3158 on ? PHY_M_LED_ALL : 0);
3162 /* blink LED's for finding board */
3163 static int sky2_phys_id(struct net_device *dev, u32 data)
3165 struct sky2_port *sky2 = netdev_priv(dev);
3166 struct sky2_hw *hw = sky2->hw;
3167 unsigned port = sky2->port;
3168 u16 ledctrl, ledover = 0;
3173 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
3174 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3178 /* save initial values */
3179 spin_lock_bh(&sky2->phy_lock);
3180 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3181 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3182 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3183 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3184 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3186 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3187 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3191 while (!interrupted && ms > 0) {
3192 sky2_led(hw, port, onoff);
3195 spin_unlock_bh(&sky2->phy_lock);
3196 interrupted = msleep_interruptible(250);
3197 spin_lock_bh(&sky2->phy_lock);
3202 /* resume regularly scheduled programming */
3203 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3204 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3205 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3206 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3207 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3209 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3210 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3212 spin_unlock_bh(&sky2->phy_lock);
3217 static void sky2_get_pauseparam(struct net_device *dev,
3218 struct ethtool_pauseparam *ecmd)
3220 struct sky2_port *sky2 = netdev_priv(dev);
3222 switch (sky2->flow_mode) {
3224 ecmd->tx_pause = ecmd->rx_pause = 0;
3227 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3230 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3233 ecmd->tx_pause = ecmd->rx_pause = 1;
3236 ecmd->autoneg = sky2->autoneg;
3239 static int sky2_set_pauseparam(struct net_device *dev,
3240 struct ethtool_pauseparam *ecmd)
3242 struct sky2_port *sky2 = netdev_priv(dev);
3244 sky2->autoneg = ecmd->autoneg;
3245 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3247 if (netif_running(dev))
3248 sky2_phy_reinit(sky2);
3253 static int sky2_get_coalesce(struct net_device *dev,
3254 struct ethtool_coalesce *ecmd)
3256 struct sky2_port *sky2 = netdev_priv(dev);
3257 struct sky2_hw *hw = sky2->hw;
3259 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3260 ecmd->tx_coalesce_usecs = 0;
3262 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3263 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3265 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3267 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3268 ecmd->rx_coalesce_usecs = 0;
3270 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3271 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3273 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3275 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3276 ecmd->rx_coalesce_usecs_irq = 0;
3278 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3279 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3282 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3287 /* Note: this affect both ports */
3288 static int sky2_set_coalesce(struct net_device *dev,
3289 struct ethtool_coalesce *ecmd)
3291 struct sky2_port *sky2 = netdev_priv(dev);
3292 struct sky2_hw *hw = sky2->hw;
3293 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3295 if (ecmd->tx_coalesce_usecs > tmax ||
3296 ecmd->rx_coalesce_usecs > tmax ||
3297 ecmd->rx_coalesce_usecs_irq > tmax)
3300 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3302 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3304 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3307 if (ecmd->tx_coalesce_usecs == 0)
3308 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3310 sky2_write32(hw, STAT_TX_TIMER_INI,
3311 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3312 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3314 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3316 if (ecmd->rx_coalesce_usecs == 0)
3317 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3319 sky2_write32(hw, STAT_LEV_TIMER_INI,
3320 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3321 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3323 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3325 if (ecmd->rx_coalesce_usecs_irq == 0)
3326 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3328 sky2_write32(hw, STAT_ISR_TIMER_INI,
3329 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3330 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3332 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3336 static void sky2_get_ringparam(struct net_device *dev,
3337 struct ethtool_ringparam *ering)
3339 struct sky2_port *sky2 = netdev_priv(dev);
3341 ering->rx_max_pending = RX_MAX_PENDING;
3342 ering->rx_mini_max_pending = 0;
3343 ering->rx_jumbo_max_pending = 0;
3344 ering->tx_max_pending = TX_RING_SIZE - 1;
3346 ering->rx_pending = sky2->rx_pending;
3347 ering->rx_mini_pending = 0;
3348 ering->rx_jumbo_pending = 0;
3349 ering->tx_pending = sky2->tx_pending;
3352 static int sky2_set_ringparam(struct net_device *dev,
3353 struct ethtool_ringparam *ering)
3355 struct sky2_port *sky2 = netdev_priv(dev);
3358 if (ering->rx_pending > RX_MAX_PENDING ||
3359 ering->rx_pending < 8 ||
3360 ering->tx_pending < MAX_SKB_TX_LE ||
3361 ering->tx_pending > TX_RING_SIZE - 1)
3364 if (netif_running(dev))
3367 sky2->rx_pending = ering->rx_pending;
3368 sky2->tx_pending = ering->tx_pending;
3370 if (netif_running(dev)) {
3375 sky2_set_multicast(dev);
3381 static int sky2_get_regs_len(struct net_device *dev)
3387 * Returns copy of control register region
3388 * Note: ethtool_get_regs always provides full size (16k) buffer
3390 static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3393 const struct sky2_port *sky2 = netdev_priv(dev);
3394 const void __iomem *io = sky2->hw->regs;
3397 memset(p, 0, regs->len);
3399 memcpy_fromio(p, io, B3_RAM_ADDR);
3401 /* skip diagnostic ram region */
3402 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3404 /* copy GMAC registers */
3405 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3406 if (sky2->hw->ports > 1)
3407 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3411 /* In order to do Jumbo packets on these chips, need to turn off the
3412 * transmit store/forward. Therefore checksum offload won't work.
3414 static int no_tx_offload(struct net_device *dev)
3416 const struct sky2_port *sky2 = netdev_priv(dev);
3417 const struct sky2_hw *hw = sky2->hw;
3419 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3422 static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3424 if (data && no_tx_offload(dev))
3427 return ethtool_op_set_tx_csum(dev, data);
3431 static int sky2_set_tso(struct net_device *dev, u32 data)
3433 if (data && no_tx_offload(dev))
3436 return ethtool_op_set_tso(dev, data);
3439 static const struct ethtool_ops sky2_ethtool_ops = {
3440 .get_settings = sky2_get_settings,
3441 .set_settings = sky2_set_settings,
3442 .get_drvinfo = sky2_get_drvinfo,
3443 .get_wol = sky2_get_wol,
3444 .set_wol = sky2_set_wol,
3445 .get_msglevel = sky2_get_msglevel,
3446 .set_msglevel = sky2_set_msglevel,
3447 .nway_reset = sky2_nway_reset,
3448 .get_regs_len = sky2_get_regs_len,
3449 .get_regs = sky2_get_regs,
3450 .get_link = ethtool_op_get_link,
3451 .get_sg = ethtool_op_get_sg,
3452 .set_sg = ethtool_op_set_sg,
3453 .get_tx_csum = ethtool_op_get_tx_csum,
3454 .set_tx_csum = sky2_set_tx_csum,
3455 .get_tso = ethtool_op_get_tso,
3456 .set_tso = sky2_set_tso,
3457 .get_rx_csum = sky2_get_rx_csum,
3458 .set_rx_csum = sky2_set_rx_csum,
3459 .get_strings = sky2_get_strings,
3460 .get_coalesce = sky2_get_coalesce,
3461 .set_coalesce = sky2_set_coalesce,
3462 .get_ringparam = sky2_get_ringparam,
3463 .set_ringparam = sky2_set_ringparam,
3464 .get_pauseparam = sky2_get_pauseparam,
3465 .set_pauseparam = sky2_set_pauseparam,
3466 .phys_id = sky2_phys_id,
3467 .get_stats_count = sky2_get_stats_count,
3468 .get_ethtool_stats = sky2_get_ethtool_stats,
3469 .get_perm_addr = ethtool_op_get_perm_addr,
3472 /* Initialize network device */
3473 static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3475 int highmem, int wol)
3477 struct sky2_port *sky2;
3478 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3481 dev_err(&hw->pdev->dev, "etherdev alloc failed");
3485 SET_MODULE_OWNER(dev);
3486 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3487 dev->irq = hw->pdev->irq;
3488 dev->open = sky2_up;
3489 dev->stop = sky2_down;
3490 dev->do_ioctl = sky2_ioctl;
3491 dev->hard_start_xmit = sky2_xmit_frame;
3492 dev->get_stats = sky2_get_stats;
3493 dev->set_multicast_list = sky2_set_multicast;
3494 dev->set_mac_address = sky2_set_mac_address;
3495 dev->change_mtu = sky2_change_mtu;
3496 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3497 dev->tx_timeout = sky2_tx_timeout;
3498 dev->watchdog_timeo = TX_WATCHDOG;
3500 dev->poll = sky2_poll;
3501 dev->weight = NAPI_WEIGHT;
3502 #ifdef CONFIG_NET_POLL_CONTROLLER
3503 /* Network console (only works on port 0)
3504 * because netpoll makes assumptions about NAPI
3507 dev->poll_controller = sky2_netpoll;
3510 sky2 = netdev_priv(dev);
3513 sky2->msg_enable = netif_msg_init(debug, default_msg);
3515 /* Auto speed and flow control */
3516 sky2->autoneg = AUTONEG_ENABLE;
3517 sky2->flow_mode = FC_BOTH;
3521 sky2->advertising = sky2_supported_modes(hw);
3525 spin_lock_init(&sky2->phy_lock);
3526 sky2->tx_pending = TX_DEF_PENDING;
3527 sky2->rx_pending = RX_DEF_PENDING;
3529 hw->dev[port] = dev;
3533 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
3535 dev->features |= NETIF_F_HIGHDMA;
3537 #ifdef SKY2_VLAN_TAG_USED
3538 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3539 dev->vlan_rx_register = sky2_vlan_rx_register;
3542 /* read the mac address */
3543 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
3544 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3546 /* device is off until link detection */
3547 netif_carrier_off(dev);
3548 netif_stop_queue(dev);
3553 static void __devinit sky2_show_addr(struct net_device *dev)
3555 const struct sky2_port *sky2 = netdev_priv(dev);
3557 if (netif_msg_probe(sky2))
3558 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3560 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3561 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3564 /* Handle software interrupt used during MSI test */
3565 static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
3567 struct sky2_hw *hw = dev_id;
3568 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3573 if (status & Y2_IS_IRQ_SW) {
3575 wake_up(&hw->msi_wait);
3576 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3578 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3583 /* Test interrupt path by forcing a a software IRQ */
3584 static int __devinit sky2_test_msi(struct sky2_hw *hw)
3586 struct pci_dev *pdev = hw->pdev;
3589 init_waitqueue_head (&hw->msi_wait);
3591 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3593 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
3595 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3599 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3600 sky2_read8(hw, B0_CTST);
3602 wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
3605 /* MSI test failed, go back to INTx mode */
3606 dev_info(&pdev->dev, "No interrupt generated using MSI, "
3607 "switching to INTx mode.\n");
3610 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3613 sky2_write32(hw, B0_IMSK, 0);
3614 sky2_read32(hw, B0_IMSK);
3616 free_irq(pdev->irq, hw);
3621 static int __devinit pci_wake_enabled(struct pci_dev *dev)
3623 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
3628 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
3630 return value & PCI_PM_CTRL_PME_ENABLE;
3633 static int __devinit sky2_probe(struct pci_dev *pdev,
3634 const struct pci_device_id *ent)
3636 struct net_device *dev;
3638 int err, using_dac = 0, wol_default;
3640 err = pci_enable_device(pdev);
3642 dev_err(&pdev->dev, "cannot enable PCI device\n");
3646 err = pci_request_regions(pdev, DRV_NAME);
3648 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3649 goto err_out_disable;
3652 pci_set_master(pdev);
3654 if (sizeof(dma_addr_t) > sizeof(u32) &&
3655 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3657 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3659 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
3660 "for consistent allocations\n");
3661 goto err_out_free_regions;
3664 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3666 dev_err(&pdev->dev, "no usable DMA configuration\n");
3667 goto err_out_free_regions;
3671 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
3674 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3676 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
3677 goto err_out_free_regions;
3682 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3684 dev_err(&pdev->dev, "cannot map device registers\n");
3685 goto err_out_free_hw;
3689 /* The sk98lin vendor driver uses hardware byte swapping but
3690 * this driver uses software swapping.
3694 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
3695 reg &= ~PCI_REV_DESC;
3696 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3700 /* ring for status responses */
3701 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3704 goto err_out_iounmap;
3706 err = sky2_init(hw);
3708 goto err_out_iounmap;
3710 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3711 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3712 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
3713 hw->chip_id, hw->chip_rev);
3717 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
3720 goto err_out_free_pci;
3723 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3724 err = sky2_test_msi(hw);
3725 if (err == -EOPNOTSUPP)
3726 pci_disable_msi(pdev);
3728 goto err_out_free_netdev;
3731 err = register_netdev(dev);
3733 dev_err(&pdev->dev, "cannot register net device\n");
3734 goto err_out_free_netdev;
3737 err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
3740 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3741 goto err_out_unregister;
3743 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3745 sky2_show_addr(dev);
3747 if (hw->ports > 1) {
3748 struct net_device *dev1;
3750 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
3752 dev_warn(&pdev->dev, "allocation for second device failed\n");
3753 else if ((err = register_netdev(dev1))) {
3754 dev_warn(&pdev->dev,
3755 "register of second port failed (%d)\n", err);
3759 sky2_show_addr(dev1);
3762 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
3763 INIT_WORK(&hw->restart_work, sky2_restart);
3765 sky2_idle_start(hw);
3767 pci_set_drvdata(pdev, hw);
3773 pci_disable_msi(pdev);
3774 unregister_netdev(dev);
3775 err_out_free_netdev:
3778 sky2_write8(hw, B0_CTST, CS_RST_SET);
3779 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3784 err_out_free_regions:
3785 pci_release_regions(pdev);
3787 pci_disable_device(pdev);
3789 pci_set_drvdata(pdev, NULL);
3793 static void __devexit sky2_remove(struct pci_dev *pdev)
3795 struct sky2_hw *hw = pci_get_drvdata(pdev);
3796 struct net_device *dev0, *dev1;
3801 del_timer_sync(&hw->idle_timer);
3803 flush_scheduled_work();
3805 sky2_write32(hw, B0_IMSK, 0);
3806 synchronize_irq(hw->pdev->irq);
3811 unregister_netdev(dev1);
3812 unregister_netdev(dev0);
3816 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
3817 sky2_write8(hw, B0_CTST, CS_RST_SET);
3818 sky2_read8(hw, B0_CTST);
3820 free_irq(pdev->irq, hw);
3822 pci_disable_msi(pdev);
3823 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3824 pci_release_regions(pdev);
3825 pci_disable_device(pdev);
3833 pci_set_drvdata(pdev, NULL);
3837 static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3839 struct sky2_hw *hw = pci_get_drvdata(pdev);
3845 del_timer_sync(&hw->idle_timer);
3846 netif_poll_disable(hw->dev[0]);
3848 for (i = 0; i < hw->ports; i++) {
3849 struct net_device *dev = hw->dev[i];
3850 struct sky2_port *sky2 = netdev_priv(dev);
3852 if (netif_running(dev))
3856 sky2_wol_init(sky2);
3861 sky2_write32(hw, B0_IMSK, 0);
3864 pci_save_state(pdev);
3865 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
3866 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3871 static int sky2_resume(struct pci_dev *pdev)
3873 struct sky2_hw *hw = pci_get_drvdata(pdev);
3879 err = pci_set_power_state(pdev, PCI_D0);
3883 err = pci_restore_state(pdev);
3887 pci_enable_wake(pdev, PCI_D0, 0);
3889 /* Re-enable all clocks */
3890 if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
3891 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3895 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3897 for (i = 0; i < hw->ports; i++) {
3898 struct net_device *dev = hw->dev[i];
3899 if (netif_running(dev)) {
3902 printk(KERN_ERR PFX "%s: could not up: %d\n",
3910 netif_poll_enable(hw->dev[0]);
3911 sky2_idle_start(hw);
3914 dev_err(&pdev->dev, "resume failed (%d)\n", err);
3915 pci_disable_device(pdev);
3920 static void sky2_shutdown(struct pci_dev *pdev)
3922 struct sky2_hw *hw = pci_get_drvdata(pdev);
3928 del_timer_sync(&hw->idle_timer);
3929 netif_poll_disable(hw->dev[0]);
3931 for (i = 0; i < hw->ports; i++) {
3932 struct net_device *dev = hw->dev[i];
3933 struct sky2_port *sky2 = netdev_priv(dev);
3937 sky2_wol_init(sky2);
3944 pci_enable_wake(pdev, PCI_D3hot, wol);
3945 pci_enable_wake(pdev, PCI_D3cold, wol);
3947 pci_disable_device(pdev);
3948 pci_set_power_state(pdev, PCI_D3hot);
3952 static struct pci_driver sky2_driver = {
3954 .id_table = sky2_id_table,
3955 .probe = sky2_probe,
3956 .remove = __devexit_p(sky2_remove),
3958 .suspend = sky2_suspend,
3959 .resume = sky2_resume,
3961 .shutdown = sky2_shutdown,
3964 static int __init sky2_init_module(void)
3966 return pci_register_driver(&sky2_driver);
3969 static void __exit sky2_cleanup_module(void)
3971 pci_unregister_driver(&sky2_driver);
3974 module_init(sky2_init_module);
3975 module_exit(sky2_cleanup_module);
3977 MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3978 MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
3979 MODULE_LICENSE("GPL");
3980 MODULE_VERSION(DRV_VERSION);