1 /* setup.c: FRV specific setup
3 * Copyright (C) 2003-5 Red Hat, Inc. All Rights Reserved.
4 * Written by David Howells (dhowells@redhat.com)
5 * - Derived from arch/m68k/kernel/setup.c
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
13 #include <linux/utsrelease.h>
14 #include <linux/kernel.h>
15 #include <linux/sched.h>
16 #include <linux/delay.h>
17 #include <linux/interrupt.h>
21 #include <linux/console.h>
22 #include <linux/genhd.h>
23 #include <linux/errno.h>
24 #include <linux/string.h>
25 #include <linux/major.h>
26 #include <linux/bootmem.h>
27 #include <linux/highmem.h>
28 #include <linux/seq_file.h>
29 #include <linux/serial.h>
30 #include <linux/serial_core.h>
31 #include <linux/serial_reg.h>
33 #include <asm/setup.h>
34 #include <asm/serial.h>
36 #include <asm/sections.h>
37 #include <asm/pgalloc.h>
38 #include <asm/busctl-regs.h>
39 #include <asm/serial-regs.h>
40 #include <asm/timer-regs.h>
41 #include <asm/irc-regs.h>
42 #include <asm/spr-regs.h>
43 #include <asm/mb-regs.h>
44 #include <asm/mb93493-regs.h>
45 #include <asm/gdb-stub.h>
46 #include <asm/irq-routing.h>
49 #ifdef CONFIG_BLK_DEV_INITRD
50 #include <linux/blk.h>
51 #include <asm/pgtable.h>
56 #ifdef CONFIG_MB93090_MB00
57 static void __init mb93090_display(void);
60 static void __init setup_linux_memory(void);
62 static void __init setup_uclinux_memory(void);
66 extern struct consw *conswitchp;
69 #ifdef CONFIG_MB93090_MB00
70 static char __initdata mb93090_banner[] = "FJ/RH FR-V Linux";
71 static char __initdata mb93090_version[] = UTS_RELEASE;
73 int __nongprelbss mb93090_mb00_detected;
76 const char __frv_unknown_system[] = "unknown";
77 const char __frv_mb93091_cb10[] = "mb93091-cb10";
78 const char __frv_mb93091_cb11[] = "mb93091-cb11";
79 const char __frv_mb93091_cb30[] = "mb93091-cb30";
80 const char __frv_mb93091_cb41[] = "mb93091-cb41";
81 const char __frv_mb93091_cb60[] = "mb93091-cb60";
82 const char __frv_mb93091_cb70[] = "mb93091-cb70";
83 const char __frv_mb93091_cb451[] = "mb93091-cb451";
84 const char __frv_mb93090_mb00[] = "mb93090-mb00";
86 const char __frv_mb93493[] = "mb93493";
88 const char __frv_mb93093[] = "mb93093";
90 static const char *__nongprelbss cpu_series;
91 static const char *__nongprelbss cpu_core;
92 static const char *__nongprelbss cpu_silicon;
93 static const char *__nongprelbss cpu_mmu;
94 static const char *__nongprelbss cpu_system;
95 static const char *__nongprelbss cpu_board1;
96 static const char *__nongprelbss cpu_board2;
98 static unsigned long __nongprelbss cpu_psr_all;
99 static unsigned long __nongprelbss cpu_hsr0_all;
101 unsigned long __nongprelbss pdm_suspend_mode;
103 unsigned long __nongprelbss rom_length;
104 unsigned long __nongprelbss memory_start;
105 unsigned long __nongprelbss memory_end;
107 unsigned long __nongprelbss dma_coherent_mem_start;
108 unsigned long __nongprelbss dma_coherent_mem_end;
110 unsigned long __initdata __sdram_old_base;
111 unsigned long __initdata num_mappedpages;
113 struct cpuinfo_frv __nongprelbss boot_cpu_data;
115 char command_line[COMMAND_LINE_SIZE];
116 char __initdata redboot_command_line[COMMAND_LINE_SIZE];
122 #define __pminit __init
123 #define __pminitdata __initdata
127 uint8_t xbus, sdram, corebus, core, dsu;
130 #define _frac(N,D) ((N)<<4 | (D))
131 #define _x0_16 _frac(1,6)
132 #define _x0_25 _frac(1,4)
133 #define _x0_33 _frac(1,3)
134 #define _x0_375 _frac(3,8)
135 #define _x0_5 _frac(1,2)
136 #define _x0_66 _frac(2,3)
137 #define _x0_75 _frac(3,4)
138 #define _x1 _frac(1,1)
139 #define _x1_5 _frac(3,2)
140 #define _x2 _frac(2,1)
141 #define _x3 _frac(3,1)
142 #define _x4 _frac(4,1)
143 #define _x4_5 _frac(9,2)
144 #define _x6 _frac(6,1)
145 #define _x8 _frac(8,1)
146 #define _x9 _frac(9,1)
148 int __nongprelbss clock_p0_current;
149 int __nongprelbss clock_cm_current;
150 int __nongprelbss clock_cmode_current;
152 int __nongprelbss clock_cmodes_permitted;
153 unsigned long __nongprelbss clock_bits_settable;
156 static struct clock_cmode __pminitdata undef_clock_cmode = { _x1, _x1, _x1, _x1, _x1 };
158 static struct clock_cmode __pminitdata clock_cmodes_fr401_fr403[16] = {
159 [4] = { _x1, _x1, _x2, _x2, _x0_25 },
160 [5] = { _x1, _x2, _x4, _x4, _x0_5 },
161 [8] = { _x1, _x1, _x1, _x2, _x0_25 },
162 [9] = { _x1, _x2, _x2, _x4, _x0_5 },
163 [11] = { _x1, _x4, _x4, _x8, _x1 },
164 [12] = { _x1, _x1, _x2, _x4, _x0_5 },
165 [13] = { _x1, _x2, _x4, _x8, _x1 },
168 static struct clock_cmode __pminitdata clock_cmodes_fr405[16] = {
169 [0] = { _x1, _x1, _x1, _x1, _x0_5 },
170 [1] = { _x1, _x1, _x1, _x3, _x0_25 },
171 [2] = { _x1, _x1, _x2, _x6, _x0_5 },
172 [3] = { _x1, _x2, _x2, _x6, _x0_5 },
173 [4] = { _x1, _x1, _x2, _x2, _x0_16 },
174 [8] = { _x1, _x1, _x1, _x2, _x0_16 },
175 [9] = { _x1, _x2, _x2, _x4, _x0_33 },
176 [12] = { _x1, _x1, _x2, _x4, _x0_33 },
177 [14] = { _x1, _x3, _x3, _x9, _x0_75 },
178 [15] = { _x1, _x1_5, _x1_5, _x4_5, _x0_375 },
180 #define CLOCK_CMODES_PERMITTED_FR405 0xd31f
183 static struct clock_cmode __pminitdata clock_cmodes_fr555[16] = {
184 [0] = { _x1, _x2, _x2, _x4, _x0_33 },
185 [1] = { _x1, _x3, _x3, _x6, _x0_5 },
186 [2] = { _x1, _x2, _x4, _x8, _x0_66 },
187 [3] = { _x1, _x1_5, _x3, _x6, _x0_5 },
188 [4] = { _x1, _x3, _x3, _x9, _x0_75 },
189 [5] = { _x1, _x2, _x2, _x6, _x0_5 },
190 [6] = { _x1, _x1_5, _x1_5, _x4_5, _x0_375 },
193 static const struct clock_cmode __pminitdata *clock_cmodes;
194 static int __pminitdata clock_doubled;
196 static struct uart_port __initdata __frv_uart0 = {
198 .membase = (char *) UART0_BASE,
199 .irq = IRQ_CPU_UART0,
202 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
205 static struct uart_port __initdata __frv_uart1 = {
207 .membase = (char *) UART1_BASE,
208 .irq = IRQ_CPU_UART1,
211 .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
215 static void __init printk_xampr(unsigned long ampr, unsigned long amlr, char i_d, int n)
217 unsigned long phys, virt, cxn, size;
220 virt = amlr & 0xffffc000;
223 virt = ampr & 0xffffc000;
226 phys = ampr & xAMPRx_PPFN;
227 size = 1 << (((ampr & xAMPRx_SS) >> 4) + 17);
229 printk("%cAMPR%d: va %08lx-%08lx [pa %08lx] %c%c%c%c [cxn:%04lx]\n",
231 virt, virt + size - 1,
233 ampr & xAMPRx_S ? 'S' : '-',
234 ampr & xAMPRx_C ? 'C' : '-',
235 ampr & DAMPRx_WP ? 'W' : '-',
236 ampr & xAMPRx_V ? 'V' : '-',
242 /*****************************************************************************/
244 * dump the memory map
246 static void __init dump_memory_map(void)
250 /* dump the protection map */
251 printk_xampr(__get_IAMPR(0), __get_IAMLR(0), 'I', 0);
252 printk_xampr(__get_IAMPR(1), __get_IAMLR(1), 'I', 1);
253 printk_xampr(__get_IAMPR(2), __get_IAMLR(2), 'I', 2);
254 printk_xampr(__get_IAMPR(3), __get_IAMLR(3), 'I', 3);
255 printk_xampr(__get_IAMPR(4), __get_IAMLR(4), 'I', 4);
256 printk_xampr(__get_IAMPR(5), __get_IAMLR(5), 'I', 5);
257 printk_xampr(__get_IAMPR(6), __get_IAMLR(6), 'I', 6);
258 printk_xampr(__get_IAMPR(7), __get_IAMLR(7), 'I', 7);
259 printk_xampr(__get_IAMPR(8), __get_IAMLR(8), 'I', 8);
260 printk_xampr(__get_IAMPR(9), __get_IAMLR(9), 'i', 9);
261 printk_xampr(__get_IAMPR(10), __get_IAMLR(10), 'I', 10);
262 printk_xampr(__get_IAMPR(11), __get_IAMLR(11), 'I', 11);
263 printk_xampr(__get_IAMPR(12), __get_IAMLR(12), 'I', 12);
264 printk_xampr(__get_IAMPR(13), __get_IAMLR(13), 'I', 13);
265 printk_xampr(__get_IAMPR(14), __get_IAMLR(14), 'I', 14);
266 printk_xampr(__get_IAMPR(15), __get_IAMLR(15), 'I', 15);
268 printk_xampr(__get_DAMPR(0), __get_DAMLR(0), 'D', 0);
269 printk_xampr(__get_DAMPR(1), __get_DAMLR(1), 'D', 1);
270 printk_xampr(__get_DAMPR(2), __get_DAMLR(2), 'D', 2);
271 printk_xampr(__get_DAMPR(3), __get_DAMLR(3), 'D', 3);
272 printk_xampr(__get_DAMPR(4), __get_DAMLR(4), 'D', 4);
273 printk_xampr(__get_DAMPR(5), __get_DAMLR(5), 'D', 5);
274 printk_xampr(__get_DAMPR(6), __get_DAMLR(6), 'D', 6);
275 printk_xampr(__get_DAMPR(7), __get_DAMLR(7), 'D', 7);
276 printk_xampr(__get_DAMPR(8), __get_DAMLR(8), 'D', 8);
277 printk_xampr(__get_DAMPR(9), __get_DAMLR(9), 'D', 9);
278 printk_xampr(__get_DAMPR(10), __get_DAMLR(10), 'D', 10);
279 printk_xampr(__get_DAMPR(11), __get_DAMLR(11), 'D', 11);
280 printk_xampr(__get_DAMPR(12), __get_DAMLR(12), 'D', 12);
281 printk_xampr(__get_DAMPR(13), __get_DAMLR(13), 'D', 13);
282 printk_xampr(__get_DAMPR(14), __get_DAMLR(14), 'D', 14);
283 printk_xampr(__get_DAMPR(15), __get_DAMLR(15), 'D', 15);
287 /* dump the bus controller registers */
288 printk("LGCR: %08lx\n", __get_LGCR());
289 printk("Master: %08lx-%08lx CR=%08lx\n",
290 __get_LEMBR(), __get_LEMBR() + __get_LEMAM(),
294 for (loop = 1; loop <= 7; loop++) {
295 unsigned long lcr = __get_LCR(loop), lsbr = __get_LSBR(loop);
296 printk("CS#%d: %08lx-%08lx %c%c%c%c%c%c%c%c%c\n",
298 lsbr, lsbr + __get_LSAM(loop),
299 lcr & 0x80000000 ? 'r' : '-',
300 lcr & 0x40000000 ? 'w' : '-',
301 lcr & 0x08000000 ? 'b' : '-',
302 lcr & 0x04000000 ? 'B' : '-',
303 lcr & 0x02000000 ? 'C' : '-',
304 lcr & 0x01000000 ? 'D' : '-',
305 lcr & 0x00800000 ? 'W' : '-',
306 lcr & 0x00400000 ? 'R' : '-',
307 (lcr & 0x00030000) == 0x00000000 ? '4' :
308 (lcr & 0x00030000) == 0x00010000 ? '2' :
309 (lcr & 0x00030000) == 0x00020000 ? '1' :
318 } /* end dump_memory_map() */
320 /*****************************************************************************/
322 * attempt to detect a VDK motherboard and DAV daughter board on an MB93091 system
324 #ifdef CONFIG_MB93091_VDK
325 static void __init detect_mb93091(void)
327 #ifdef CONFIG_MB93090_MB00
328 /* Detect CB70 without motherboard */
329 if (!(cpu_system == __frv_mb93091_cb70 && ((*(unsigned short *)0xffc00030) & 0x100))) {
330 cpu_board1 = __frv_mb93090_mb00;
331 mb93090_mb00_detected = 1;
335 #ifdef CONFIG_FUJITSU_MB93493
336 cpu_board2 = __frv_mb93493;
339 } /* end detect_mb93091() */
342 /*****************************************************************************/
344 * determine the CPU type and set appropriate parameters
346 * Family Series CPU Core Silicon Imple Vers
347 * ----------------------------------------------------------
348 * FR-V --+-> FR400 --+-> FR401 --+-> MB93401 02 00 [1]
350 * | | +-> MB93401/A 02 01
352 * | | +-> MB93403 02 02
354 * | +-> FR405 ----> MB93405 04 00
356 * +-> FR450 ----> FR451 ----> MB93451 05 00
358 * +-> FR500 ----> FR501 --+-> MB93501 01 01 [2]
360 * | +-> MB93501/A 01 02
362 * +-> FR550 --+-> FR551 ----> MB93555 03 01
364 * [1] The MB93401 is an obsolete CPU replaced by the MB93401A
365 * [2] The MB93501 is an obsolete CPU replaced by the MB93501A
367 * Imple is PSR(Processor Status Register)[31:28].
368 * Vers is PSR(Processor Status Register)[27:24].
370 * A "Silicon" consists of CPU core and some on-chip peripherals.
372 static void __init determine_cpu(void)
374 unsigned long hsr0 = __get_HSR(0);
375 unsigned long psr = __get_PSR();
377 /* work out what selectable services the CPU supports */
378 __set_PSR(psr | PSR_EM | PSR_EF | PSR_CM | PSR_NEM);
379 cpu_psr_all = __get_PSR();
382 __set_HSR(0, hsr0 | HSR0_GRLE | HSR0_GRHE | HSR0_FRLE | HSR0_FRHE);
383 cpu_hsr0_all = __get_HSR(0);
386 /* derive other service specs from the CPU type */
387 cpu_series = "unknown";
388 cpu_core = "unknown";
389 cpu_silicon = "unknown";
391 cpu_system = __frv_unknown_system;
395 clock_bits_settable = CLOCK_BIT_CM_H | CLOCK_BIT_CM_M | CLOCK_BIT_P0;
398 switch (PSR_IMPLE(psr)) {
399 case PSR_IMPLE_FR401:
400 cpu_series = "fr400";
402 pdm_suspend_mode = HSR0_PDM_PLL_RUN;
404 switch (PSR_VERSION(psr)) {
405 case PSR_VERSION_FR401_MB93401:
406 cpu_silicon = "mb93401";
407 cpu_system = __frv_mb93091_cb10;
408 clock_cmodes = clock_cmodes_fr401_fr403;
411 case PSR_VERSION_FR401_MB93401A:
412 cpu_silicon = "mb93401/A";
413 cpu_system = __frv_mb93091_cb11;
414 clock_cmodes = clock_cmodes_fr401_fr403;
416 case PSR_VERSION_FR401_MB93403:
417 cpu_silicon = "mb93403";
418 #ifndef CONFIG_MB93093_PDK
419 cpu_system = __frv_mb93091_cb30;
421 cpu_system = __frv_mb93093;
423 clock_cmodes = clock_cmodes_fr401_fr403;
430 case PSR_IMPLE_FR405:
431 cpu_series = "fr400";
433 pdm_suspend_mode = HSR0_PDM_PLL_STOP;
435 switch (PSR_VERSION(psr)) {
436 case PSR_VERSION_FR405_MB93405:
437 cpu_silicon = "mb93405";
438 cpu_system = __frv_mb93091_cb60;
439 clock_cmodes = clock_cmodes_fr405;
441 clock_bits_settable |= CLOCK_BIT_CMODE;
442 clock_cmodes_permitted = CLOCK_CMODES_PERMITTED_FR405;
445 /* the FPGA on the CB70 has extra registers
446 * - it has 0x0046 in the VDK_ID FPGA register at 0x1a0, which is
447 * how we tell the difference between it and a CB60
449 if (*(volatile unsigned short *) 0xffc001a0 == 0x0046)
450 cpu_system = __frv_mb93091_cb70;
457 case PSR_IMPLE_FR451:
458 cpu_series = "fr450";
460 pdm_suspend_mode = HSR0_PDM_PLL_STOP;
462 clock_bits_settable |= CLOCK_BIT_CMODE;
463 clock_cmodes_permitted = CLOCK_CMODES_PERMITTED_FR405;
465 switch (PSR_VERSION(psr)) {
466 case PSR_VERSION_FR451_MB93451:
467 cpu_silicon = "mb93451";
468 cpu_mmu = "Prot, SAT, xSAT, DAT";
469 cpu_system = __frv_mb93091_cb451;
470 clock_cmodes = clock_cmodes_fr405;
477 case PSR_IMPLE_FR501:
478 cpu_series = "fr500";
480 pdm_suspend_mode = HSR0_PDM_PLL_STOP;
482 switch (PSR_VERSION(psr)) {
483 case PSR_VERSION_FR501_MB93501: cpu_silicon = "mb93501"; break;
484 case PSR_VERSION_FR501_MB93501A: cpu_silicon = "mb93501/A"; break;
490 case PSR_IMPLE_FR551:
491 cpu_series = "fr550";
493 pdm_suspend_mode = HSR0_PDM_PLL_RUN;
495 switch (PSR_VERSION(psr)) {
496 case PSR_VERSION_FR551_MB93555:
497 cpu_silicon = "mb93555";
498 cpu_mmu = "Prot, SAT";
499 cpu_system = __frv_mb93091_cb41;
500 clock_cmodes = clock_cmodes_fr555;
512 printk("- Series:%s CPU:%s Silicon:%s\n",
513 cpu_series, cpu_core, cpu_silicon);
515 #ifdef CONFIG_MB93091_VDK
519 #if defined(CONFIG_MB93093_PDK) && defined(CONFIG_FUJITSU_MB93493)
520 cpu_board2 = __frv_mb93493;
523 } /* end determine_cpu() */
525 /*****************************************************************************/
527 * calculate the bus clock speed
529 void __pminit determine_clocks(int verbose)
531 const struct clock_cmode *mode, *tmode;
532 unsigned long clkc, psr, quot;
537 clock_p0_current = !!(clkc & CLKC_P0);
538 clock_cm_current = clkc & CLKC_CM;
539 clock_cmode_current = (clkc & CLKC_CMODE) >> CLKC_CMODE_s;
542 printk("psr=%08lx hsr0=%08lx clkc=%08lx\n", psr, __get_HSR(0), clkc);
544 /* the CB70 has some alternative ways of setting the clock speed through switches accessed
545 * through the FPGA. */
546 if (cpu_system == __frv_mb93091_cb70) {
547 unsigned short clkswr = *(volatile unsigned short *) 0xffc00104UL & 0x1fffUL;
550 __clkin_clock_speed_HZ = 60000000UL;
552 __clkin_clock_speed_HZ =
553 ((clkswr >> 8) & 0xf) * 10000000 +
554 ((clkswr >> 4) & 0xf) * 1000000 +
555 ((clkswr ) & 0xf) * 100000;
557 /* the FR451 is currently fixed at 24MHz */
558 else if (cpu_system == __frv_mb93091_cb451) {
559 //__clkin_clock_speed_HZ = 24000000UL; // CB451-FPGA
560 unsigned short clkswr = *(volatile unsigned short *) 0xffc00104UL & 0x1fffUL;
563 __clkin_clock_speed_HZ = 60000000UL;
565 __clkin_clock_speed_HZ =
566 ((clkswr >> 8) & 0xf) * 10000000 +
567 ((clkswr >> 4) & 0xf) * 1000000 +
568 ((clkswr ) & 0xf) * 100000;
570 /* otherwise determine the clockspeed from VDK or other registers */
572 __clkin_clock_speed_HZ = __get_CLKIN();
575 /* look up the appropriate clock relationships table entry */
576 mode = &undef_clock_cmode;
578 tmode = &clock_cmodes[(clkc & CLKC_CMODE) >> CLKC_CMODE_s];
583 #define CLOCK(SRC,RATIO) ((SRC) * (((RATIO) >> 4) & 0x0f) / ((RATIO) & 0x0f))
586 __clkin_clock_speed_HZ <<= 1;
588 __ext_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->xbus);
589 __sdram_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
590 __dsu_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->dsu);
592 switch (clkc & CLKC_CM) {
594 __core_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->corebus);
595 __core_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->core);
598 __core_bus_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
599 __core_clock_speed_HZ = CLOCK(__clkin_clock_speed_HZ, mode->sdram);
601 case 2: /* Low; not supported */
603 printk("Unsupported CLKC CM %ld\n", clkc & CLKC_CM);
607 __res_bus_clock_speed_HZ = __ext_bus_clock_speed_HZ;
609 __res_bus_clock_speed_HZ >>= 1;
612 printk("CLKIN: %lu.%3.3luMHz\n",
613 __clkin_clock_speed_HZ / 1000000,
614 (__clkin_clock_speed_HZ / 1000) % 1000);
617 " ext=%luMHz res=%luMHz sdram=%luMHz cbus=%luMHz core=%luMHz dsu=%luMHz\n",
618 __ext_bus_clock_speed_HZ / 1000000,
619 __res_bus_clock_speed_HZ / 1000000,
620 __sdram_clock_speed_HZ / 1000000,
621 __core_bus_clock_speed_HZ / 1000000,
622 __core_clock_speed_HZ / 1000000,
623 __dsu_clock_speed_HZ / 1000000
627 /* calculate the number of __delay() loop iterations per sec (2 insn loop) */
628 __delay_loops_MHz = __core_clock_speed_HZ / (1000000 * 2);
630 /* set the serial prescaler */
631 __serial_clock_speed_HZ = __res_bus_clock_speed_HZ;
633 while (__serial_clock_speed_HZ / quot / 16 / 65536 > 3000)
636 /* double the divisor if P0 is clear, so that if/when P0 is set, it's still achievable
637 * - we have to be careful - dividing too much can mean we can't get 115200 baud
639 if (__serial_clock_speed_HZ > 32000000 && !(clkc & CLKC_P0))
642 __serial_clock_speed_HZ /= quot;
643 __frv_uart0.uartclk = __serial_clock_speed_HZ;
644 __frv_uart1.uartclk = __serial_clock_speed_HZ;
647 printk(" uart=%luMHz\n", __serial_clock_speed_HZ / 1000000 * quot);
649 while (!(__get_UART0_LSR() & UART_LSR_TEMT))
652 while (!(__get_UART1_LSR() & UART_LSR_TEMT))
657 } /* end determine_clocks() */
659 /*****************************************************************************/
661 * reserve some DMA consistent memory
663 #ifdef CONFIG_RESERVE_DMA_COHERENT
664 static void __init reserve_dma_coherent(void)
668 /* find the first non-kernel memory tile and steal it */
669 #define __steal_AMPR(r) \
670 if (__get_DAMPR(r) & xAMPRx_V) { \
671 ampr = __get_DAMPR(r); \
672 __set_DAMPR(r, ampr | xAMPRx_S | xAMPRx_C); \
684 if (PSR_IMPLE(__get_PSR()) == PSR_IMPLE_FR551) {
695 /* unable to grant any DMA consistent memory */
696 printk("No DMA consistent memory reserved\n");
700 dma_coherent_mem_start = ampr & xAMPRx_PPFN;
703 ampr = 1 << (ampr - 3 + 20);
704 dma_coherent_mem_end = dma_coherent_mem_start + ampr;
706 printk("DMA consistent memory reserved %lx-%lx\n",
707 dma_coherent_mem_start, dma_coherent_mem_end);
709 } /* end reserve_dma_coherent() */
712 /*****************************************************************************/
714 * calibrate the delay loop
716 void __init calibrate_delay(void)
718 loops_per_jiffy = __delay_loops_MHz * (1000000 / HZ);
720 printk("Calibrating delay loop... %lu.%02lu BogoMIPS\n",
721 loops_per_jiffy / (500000 / HZ),
722 (loops_per_jiffy / (5000 / HZ)) % 100);
724 } /* end calibrate_delay() */
726 /*****************************************************************************/
728 * look through the command line for some things we need to know immediately
730 static void __init parse_cmdline_early(char *cmdline)
739 /* "mem=XXX[kKmM]" sets SDRAM size to <mem>, overriding the value we worked
740 * out from the SDRAM controller mask register
742 if (!memcmp(cmdline, "mem=", 4)) {
743 unsigned long long mem_size;
745 mem_size = memparse(cmdline + 4, &cmdline);
746 memory_end = memory_start + mem_size;
749 while (*cmdline && *cmdline != ' ')
753 } /* end parse_cmdline_early() */
755 /*****************************************************************************/
759 void __init setup_arch(char **cmdline_p)
762 printk("Linux FR-V port done by Red Hat Inc <dhowells@redhat.com>\n");
764 printk("uClinux FR-V port done by Red Hat Inc <dhowells@redhat.com>\n");
767 memcpy(saved_command_line, redboot_command_line, COMMAND_LINE_SIZE);
772 /* For printk-directly-beats-on-serial-hardware hack */
773 console_set_baud(115200);
774 #ifdef CONFIG_GDBSTUB
775 gdbstub_set_baud(115200);
778 #ifdef CONFIG_RESERVE_DMA_COHERENT
779 reserve_dma_coherent();
783 #ifdef CONFIG_MB93090_MB00
784 if (mb93090_mb00_detected)
788 /* register those serial ports that are available */
789 #ifdef CONFIG_FRV_ONCPU_SERIAL
790 #ifndef CONFIG_GDBSTUB_UART0
791 __reg(UART0_BASE + UART_IER * 8) = 0;
792 early_serial_setup(&__frv_uart0);
794 #ifndef CONFIG_GDBSTUB_UART1
795 __reg(UART1_BASE + UART_IER * 8) = 0;
796 early_serial_setup(&__frv_uart1);
800 #if defined(CONFIG_CHR_DEV_FLASH) || defined(CONFIG_BLK_DEV_FLASH)
801 /* we need to initialize the Flashrom device here since we might
802 * do things with flash early on in the boot
807 /* deal with the command line - RedBoot may have passed one to the kernel */
808 memcpy(command_line, saved_command_line, sizeof(command_line));
809 *cmdline_p = &command_line[0];
810 parse_cmdline_early(command_line);
812 /* set up the memory description
813 * - by now the stack is part of the init task */
814 printk("Memory %08lx-%08lx\n", memory_start, memory_end);
816 BUG_ON(memory_start == memory_end);
818 init_mm.start_code = (unsigned long) &_stext;
819 init_mm.end_code = (unsigned long) &_etext;
820 init_mm.end_data = (unsigned long) &_edata;
821 #if 0 /* DAVIDM - don't set brk just incase someone decides to use it */
822 init_mm.brk = (unsigned long) &_end;
824 init_mm.brk = (unsigned long) 0;
828 printk("KERNEL -> TEXT=0x%06x-0x%06x DATA=0x%06x-0x%06x BSS=0x%06x-0x%06x\n",
829 (int) &_stext, (int) &_etext,
830 (int) &_sdata, (int) &_edata,
831 (int) &_sbss, (int) &_ebss);
835 #if defined(CONFIG_VGA_CONSOLE)
836 conswitchp = &vga_con;
837 #elif defined(CONFIG_DUMMY_CONSOLE)
838 conswitchp = &dummy_con;
842 #ifdef CONFIG_BLK_DEV_BLKMEM
843 ROOT_DEV = MKDEV(BLKMEM_MAJOR,0);
845 /*rom_length = (unsigned long)&_flashend - (unsigned long)&_romvec;*/
848 setup_linux_memory();
850 setup_uclinux_memory();
853 /* get kmalloc into gear */
859 printk("Done setup_arch\n");
862 /* start the decrement timer running */
863 // asm volatile("movgs %0,timerd" :: "r"(10000000));
864 // __set_HSR(0, __get_HSR(0) | HSR0_ETMD);
866 } /* end setup_arch() */
869 /*****************************************************************************/
873 static int __devinit setup_arch_serial(void)
875 /* register those serial ports that are available */
876 #ifndef CONFIG_GDBSTUB_UART0
877 early_serial_setup(&__frv_uart0);
879 #ifndef CONFIG_GDBSTUB_UART1
880 early_serial_setup(&__frv_uart1);
884 } /* end setup_arch_serial() */
886 late_initcall(setup_arch_serial);
889 /*****************************************************************************/
891 * set up the memory map for normal MMU linux
894 static void __init setup_linux_memory(void)
896 unsigned long bootmap_size, low_top_pfn, kstart, kend, high_mem;
898 kstart = (unsigned long) &__kernel_image_start - PAGE_OFFSET;
899 kend = (unsigned long) &__kernel_image_end - PAGE_OFFSET;
901 kstart = kstart & PAGE_MASK;
902 kend = (kend + PAGE_SIZE - 1) & PAGE_MASK;
904 /* give all the memory to the bootmap allocator, tell it to put the
905 * boot mem_map immediately following the kernel image
907 bootmap_size = init_bootmem_node(NODE_DATA(0),
908 kend >> PAGE_SHIFT, /* map addr */
909 memory_start >> PAGE_SHIFT, /* start of RAM */
910 memory_end >> PAGE_SHIFT /* end of RAM */
913 /* pass the memory that the kernel can immediately use over to the bootmem allocator */
914 max_mapnr = num_physpages = (memory_end - memory_start) >> PAGE_SHIFT;
915 low_top_pfn = (KERNEL_LOWMEM_END - KERNEL_LOWMEM_START) >> PAGE_SHIFT;
918 if (num_physpages > low_top_pfn) {
919 #ifdef CONFIG_HIGHMEM
920 high_mem = num_physpages - low_top_pfn;
922 max_mapnr = num_physpages = low_top_pfn;
926 low_top_pfn = num_physpages;
929 min_low_pfn = memory_start >> PAGE_SHIFT;
930 max_low_pfn = low_top_pfn;
931 max_pfn = memory_end >> PAGE_SHIFT;
933 num_mappedpages = low_top_pfn;
935 printk(KERN_NOTICE "%ldMB LOWMEM available.\n", low_top_pfn >> (20 - PAGE_SHIFT));
937 free_bootmem(memory_start, low_top_pfn << PAGE_SHIFT);
939 #ifdef CONFIG_HIGHMEM
941 printk(KERN_NOTICE "%ldMB HIGHMEM available.\n", high_mem >> (20 - PAGE_SHIFT));
944 /* take back the memory occupied by the kernel image and the bootmem alloc map */
945 reserve_bootmem(kstart, kend - kstart + bootmap_size);
947 /* reserve the memory occupied by the initial ramdisk */
948 #ifdef CONFIG_BLK_DEV_INITRD
949 if (LOADER_TYPE && INITRD_START) {
950 if (INITRD_START + INITRD_SIZE <= (low_top_pfn << PAGE_SHIFT)) {
951 reserve_bootmem(INITRD_START, INITRD_SIZE);
952 initrd_start = INITRD_START ? INITRD_START + PAGE_OFFSET : 0;
953 initrd_end = initrd_start + INITRD_SIZE;
957 "initrd extends beyond end of memory (0x%08lx > 0x%08lx)\n"
958 "disabling initrd\n",
959 INITRD_START + INITRD_SIZE,
960 low_top_pfn << PAGE_SHIFT);
966 } /* end setup_linux_memory() */
969 /*****************************************************************************/
971 * set up the memory map for uClinux
974 static void __init setup_uclinux_memory(void)
976 #ifdef CONFIG_PROTECT_KERNEL
982 kend = (unsigned long) &__kernel_image_end;
983 kend = (kend + PAGE_SIZE - 1) & PAGE_MASK;
985 /* give all the memory to the bootmap allocator, tell it to put the
986 * boot mem_map immediately following the kernel image
988 bootmap_size = init_bootmem_node(NODE_DATA(0),
989 kend >> PAGE_SHIFT, /* map addr */
990 memory_start >> PAGE_SHIFT, /* start of RAM */
991 memory_end >> PAGE_SHIFT /* end of RAM */
994 /* free all the usable memory */
995 free_bootmem(memory_start, memory_end - memory_start);
997 high_memory = (void *) (memory_end & PAGE_MASK);
998 max_mapnr = num_physpages = ((unsigned long) high_memory - PAGE_OFFSET) >> PAGE_SHIFT;
1000 min_low_pfn = memory_start >> PAGE_SHIFT;
1001 max_low_pfn = memory_end >> PAGE_SHIFT;
1002 max_pfn = max_low_pfn;
1004 /* now take back the bits the core kernel is occupying */
1005 #ifndef CONFIG_PROTECT_KERNEL
1006 reserve_bootmem(kend, bootmap_size);
1007 reserve_bootmem((unsigned long) &__kernel_image_start,
1008 kend - (unsigned long) &__kernel_image_start);
1011 dampr = __get_DAMPR(0);
1013 dampr = (dampr >> 4) + 17;
1016 reserve_bootmem(__get_DAMPR(0) & xAMPRx_PPFN, dampr);
1019 /* reserve some memory to do uncached DMA through if requested */
1020 #ifdef CONFIG_RESERVE_DMA_COHERENT
1021 if (dma_coherent_mem_start)
1022 reserve_bootmem(dma_coherent_mem_start,
1023 dma_coherent_mem_end - dma_coherent_mem_start);
1026 } /* end setup_uclinux_memory() */
1029 /*****************************************************************************/
1031 * get CPU information for use by procfs
1033 static int show_cpuinfo(struct seq_file *m, void *v)
1035 const char *gr, *fr, *fm, *fp, *cm, *nem, *ble;
1040 gr = cpu_hsr0_all & HSR0_GRHE ? "gr0-63" : "gr0-31";
1041 fr = cpu_hsr0_all & HSR0_FRHE ? "fr0-63" : "fr0-31";
1042 fm = cpu_psr_all & PSR_EM ? ", Media" : "";
1043 fp = cpu_psr_all & PSR_EF ? ", FPU" : "";
1044 cm = cpu_psr_all & PSR_CM ? ", CCCR" : "";
1045 nem = cpu_psr_all & PSR_NEM ? ", NE" : "";
1046 ble = cpu_psr_all & PSR_BE ? "BE" : "LE";
1050 "CPU-Core:\t%s, %s, %s%s%s\n"
1053 "FP-Media:\t%s%s%s\n"
1056 cpu_core, gr, ble, cm, nem,
1063 seq_printf(m, ", %s", cpu_board1);
1066 seq_printf(m, ", %s", cpu_board2);
1068 seq_printf(m, "\n");
1071 seq_printf(m, "PM-Controls:");
1074 if (clock_bits_settable & CLOCK_BIT_CMODE) {
1075 seq_printf(m, "%scmode=0x%04hx", sep, clock_cmodes_permitted);
1079 if (clock_bits_settable & CLOCK_BIT_CM) {
1080 seq_printf(m, "%scm=0x%lx", sep, clock_bits_settable & CLOCK_BIT_CM);
1084 if (clock_bits_settable & CLOCK_BIT_P0) {
1085 seq_printf(m, "%sp0=0x3", sep);
1089 seq_printf(m, "%ssuspend=0x22\n", sep);
1093 "PM-Status:\tcmode=%d, cm=%d, p0=%d\n",
1094 clock_cmode_current, clock_cm_current, clock_p0_current);
1096 #define print_clk(TAG, VAR) \
1097 seq_printf(m, "Clock-" TAG ":\t%lu.%2.2lu MHz\n", VAR / 1000000, (VAR / 10000) % 100)
1099 print_clk("In", __clkin_clock_speed_HZ);
1100 print_clk("Core", __core_clock_speed_HZ);
1101 print_clk("SDRAM", __sdram_clock_speed_HZ);
1102 print_clk("CBus", __core_bus_clock_speed_HZ);
1103 print_clk("Res", __res_bus_clock_speed_HZ);
1104 print_clk("Ext", __ext_bus_clock_speed_HZ);
1105 print_clk("DSU", __dsu_clock_speed_HZ);
1108 "BogoMips:\t%lu.%02lu\n",
1109 (loops_per_jiffy * HZ) / 500000, ((loops_per_jiffy * HZ) / 5000) % 100);
1112 } /* end show_cpuinfo() */
1114 static void *c_start(struct seq_file *m, loff_t *pos)
1116 return *pos < NR_CPUS ? (void *) 0x12345678 : NULL;
1119 static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1122 return c_start(m, pos);
1125 static void c_stop(struct seq_file *m, void *v)
1129 struct seq_operations cpuinfo_op = {
1133 .show = show_cpuinfo,
1136 void arch_gettod(int *year, int *mon, int *day, int *hour,
1139 *year = *mon = *day = *hour = *min = *sec = 0;
1142 /*****************************************************************************/
1146 #ifdef CONFIG_MB93090_MB00
1147 static void __init mb93090_sendlcdcmd(uint32_t cmd)
1149 unsigned long base = __addr_LCD();
1152 /* request reading of the busy flag */
1153 __set_LCD(base, LCD_CMD_READ_BUSY);
1154 __set_LCD(base, LCD_CMD_READ_BUSY & ~LCD_E);
1156 /* wait for the busy flag to become clear */
1157 for (loop = 10000; loop > 0; loop--)
1158 if (!(__get_LCD(base) & 0x80))
1161 /* send the command */
1162 __set_LCD(base, cmd);
1163 __set_LCD(base, cmd & ~LCD_E);
1165 } /* end mb93090_sendlcdcmd() */
1167 /*****************************************************************************/
1169 * write to the MB93090 LEDs and LCD
1171 static void __init mb93090_display(void)
1177 /* set up the LCD */
1178 mb93090_sendlcdcmd(LCD_CMD_CLEAR);
1179 mb93090_sendlcdcmd(LCD_CMD_FUNCSET(1,1,0));
1180 mb93090_sendlcdcmd(LCD_CMD_ON(0,0));
1181 mb93090_sendlcdcmd(LCD_CMD_HOME);
1183 mb93090_sendlcdcmd(LCD_CMD_SET_DD_ADDR(0));
1184 for (p = mb93090_banner; *p; p++)
1185 mb93090_sendlcdcmd(LCD_DATA_WRITE(*p));
1187 mb93090_sendlcdcmd(LCD_CMD_SET_DD_ADDR(64));
1188 for (p = mb93090_version; *p; p++)
1189 mb93090_sendlcdcmd(LCD_DATA_WRITE(*p));
1191 } /* end mb93090_display() */
1193 #endif // CONFIG_MB93090_MB00