2 * ahci.c - AHCI SATA support
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * Copyright 2004-2005 Red Hat, Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
29 * AHCI hardware documentation:
30 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
35 #include <linux/kernel.h>
36 #include <linux/module.h>
37 #include <linux/pci.h>
38 #include <linux/init.h>
39 #include <linux/blkdev.h>
40 #include <linux/delay.h>
41 #include <linux/interrupt.h>
42 #include <linux/sched.h>
43 #include <linux/dma-mapping.h>
45 #include <scsi/scsi_host.h>
46 #include <linux/libata.h>
49 #define DRV_NAME "ahci"
50 #define DRV_VERSION "1.01"
55 AHCI_MAX_SG = 168, /* hardware max is 64K */
56 AHCI_DMA_BOUNDARY = 0xffffffff,
57 AHCI_USE_CLUSTERING = 0,
58 AHCI_CMD_SLOT_SZ = 32 * 32,
60 AHCI_CMD_TBL_HDR = 0x80,
61 AHCI_CMD_TBL_CDB = 0x40,
62 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
63 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
65 AHCI_IRQ_ON_SG = (1 << 31),
66 AHCI_CMD_ATAPI = (1 << 5),
67 AHCI_CMD_WRITE = (1 << 6),
69 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
73 /* global controller registers */
74 HOST_CAP = 0x00, /* host capabilities */
75 HOST_CTL = 0x04, /* global host control */
76 HOST_IRQ_STAT = 0x08, /* interrupt status */
77 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
78 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
81 HOST_RESET = (1 << 0), /* reset controller; self-clear */
82 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
83 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
86 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
88 /* registers for each SATA port */
89 PORT_LST_ADDR = 0x00, /* command list DMA addr */
90 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
91 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
92 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
93 PORT_IRQ_STAT = 0x10, /* interrupt status */
94 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
95 PORT_CMD = 0x18, /* port command */
96 PORT_TFDATA = 0x20, /* taskfile data */
97 PORT_SIG = 0x24, /* device TF signature */
98 PORT_CMD_ISSUE = 0x38, /* command issue */
99 PORT_SCR = 0x28, /* SATA phy register block */
100 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
101 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
102 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
103 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
105 /* PORT_IRQ_{STAT,MASK} bits */
106 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
107 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
108 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
109 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
110 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
111 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
112 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
113 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
115 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
116 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
117 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
118 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
119 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
120 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
121 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
122 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
123 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
125 PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
127 PORT_IRQ_HBUS_DATA_ERR |
129 DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
130 PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
131 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
132 PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
133 PORT_IRQ_D2H_REG_FIS,
136 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
137 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
138 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
139 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
140 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
141 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
143 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
144 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
145 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
147 /* hpriv->flags bits */
148 AHCI_FLAG_MSI = (1 << 0),
151 struct ahci_cmd_hdr {
166 struct ahci_host_priv {
168 u32 cap; /* cache of HOST_CAP register */
169 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
172 struct ahci_port_priv {
173 struct ahci_cmd_hdr *cmd_slot;
174 dma_addr_t cmd_slot_dma;
176 dma_addr_t cmd_tbl_dma;
177 struct ahci_sg *cmd_tbl_sg;
179 dma_addr_t rx_fis_dma;
182 static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
183 static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
184 static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
185 static int ahci_qc_issue(struct ata_queued_cmd *qc);
186 static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
187 static void ahci_phy_reset(struct ata_port *ap);
188 static void ahci_irq_clear(struct ata_port *ap);
189 static void ahci_eng_timeout(struct ata_port *ap);
190 static int ahci_port_start(struct ata_port *ap);
191 static void ahci_port_stop(struct ata_port *ap);
192 static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
193 static void ahci_qc_prep(struct ata_queued_cmd *qc);
194 static u8 ahci_check_status(struct ata_port *ap);
195 static u8 ahci_check_err(struct ata_port *ap);
196 static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
197 static void ahci_remove_one (struct pci_dev *pdev);
199 static Scsi_Host_Template ahci_sht = {
200 .module = THIS_MODULE,
202 .ioctl = ata_scsi_ioctl,
203 .queuecommand = ata_scsi_queuecmd,
204 .eh_strategy_handler = ata_scsi_error,
205 .can_queue = ATA_DEF_QUEUE,
206 .this_id = ATA_SHT_THIS_ID,
207 .sg_tablesize = AHCI_MAX_SG,
208 .max_sectors = ATA_MAX_SECTORS,
209 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
210 .emulated = ATA_SHT_EMULATED,
211 .use_clustering = AHCI_USE_CLUSTERING,
212 .proc_name = DRV_NAME,
213 .dma_boundary = AHCI_DMA_BOUNDARY,
214 .slave_configure = ata_scsi_slave_config,
215 .bios_param = ata_std_bios_param,
219 static struct ata_port_operations ahci_ops = {
220 .port_disable = ata_port_disable,
222 .check_status = ahci_check_status,
223 .check_altstatus = ahci_check_status,
224 .check_err = ahci_check_err,
225 .dev_select = ata_noop_dev_select,
227 .tf_read = ahci_tf_read,
229 .phy_reset = ahci_phy_reset,
231 .qc_prep = ahci_qc_prep,
232 .qc_issue = ahci_qc_issue,
234 .eng_timeout = ahci_eng_timeout,
236 .irq_handler = ahci_interrupt,
237 .irq_clear = ahci_irq_clear,
239 .scr_read = ahci_scr_read,
240 .scr_write = ahci_scr_write,
242 .port_start = ahci_port_start,
243 .port_stop = ahci_port_stop,
246 static struct ata_port_info ahci_port_info[] = {
250 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
251 ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
253 .pio_mask = 0x1f, /* pio0-4 */
254 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
255 .port_ops = &ahci_ops,
259 static struct pci_device_id ahci_pci_tbl[] = {
260 { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
261 board_ahci }, /* ICH6 */
262 { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
263 board_ahci }, /* ICH6M */
264 { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
265 board_ahci }, /* ICH7 */
266 { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
267 board_ahci }, /* ICH7M */
268 { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
269 board_ahci }, /* ICH7R */
270 { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
271 board_ahci }, /* ULi M5288 */
272 { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
273 board_ahci }, /* ESB2 */
274 { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
275 board_ahci }, /* ESB2 */
276 { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
277 board_ahci }, /* ESB2 */
278 { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
279 board_ahci }, /* ICH7-M DH */
280 { } /* terminate list */
284 static struct pci_driver ahci_pci_driver = {
286 .id_table = ahci_pci_tbl,
287 .probe = ahci_init_one,
288 .remove = ahci_remove_one,
292 static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
294 return base + 0x100 + (port * 0x80);
297 static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
299 return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
302 static int ahci_port_start(struct ata_port *ap)
304 struct device *dev = ap->host_set->dev;
305 struct ahci_host_priv *hpriv = ap->host_set->private_data;
306 struct ahci_port_priv *pp;
307 void __iomem *mmio = ap->host_set->mmio_base;
308 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
312 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
315 memset(pp, 0, sizeof(*pp));
317 mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
322 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
325 * First item in chunk of DMA memory: 32-slot command table,
326 * 32 bytes each in size
329 pp->cmd_slot_dma = mem_dma;
331 mem += AHCI_CMD_SLOT_SZ;
332 mem_dma += AHCI_CMD_SLOT_SZ;
335 * Second item: Received-FIS area
338 pp->rx_fis_dma = mem_dma;
340 mem += AHCI_RX_FIS_SZ;
341 mem_dma += AHCI_RX_FIS_SZ;
344 * Third item: data area for storing a single command
345 * and its scatter-gather table
348 pp->cmd_tbl_dma = mem_dma;
350 pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
352 ap->private_data = pp;
354 if (hpriv->cap & HOST_CAP_64)
355 writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
356 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
357 readl(port_mmio + PORT_LST_ADDR); /* flush */
359 if (hpriv->cap & HOST_CAP_64)
360 writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
361 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
362 readl(port_mmio + PORT_FIS_ADDR); /* flush */
364 writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
365 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
366 PORT_CMD_START, port_mmio + PORT_CMD);
367 readl(port_mmio + PORT_CMD); /* flush */
373 static void ahci_port_stop(struct ata_port *ap)
375 struct device *dev = ap->host_set->dev;
376 struct ahci_port_priv *pp = ap->private_data;
377 void __iomem *mmio = ap->host_set->mmio_base;
378 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
381 tmp = readl(port_mmio + PORT_CMD);
382 tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
383 writel(tmp, port_mmio + PORT_CMD);
384 readl(port_mmio + PORT_CMD); /* flush */
386 /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
387 * this is slightly incorrect.
391 ap->private_data = NULL;
392 dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
393 pp->cmd_slot, pp->cmd_slot_dma);
397 static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
402 case SCR_STATUS: sc_reg = 0; break;
403 case SCR_CONTROL: sc_reg = 1; break;
404 case SCR_ERROR: sc_reg = 2; break;
405 case SCR_ACTIVE: sc_reg = 3; break;
410 return readl((void *) ap->ioaddr.scr_addr + (sc_reg * 4));
414 static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
420 case SCR_STATUS: sc_reg = 0; break;
421 case SCR_CONTROL: sc_reg = 1; break;
422 case SCR_ERROR: sc_reg = 2; break;
423 case SCR_ACTIVE: sc_reg = 3; break;
428 writel(val, (void *) ap->ioaddr.scr_addr + (sc_reg * 4));
431 static void ahci_phy_reset(struct ata_port *ap)
433 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
434 struct ata_taskfile tf;
435 struct ata_device *dev = &ap->device[0];
438 __sata_phy_reset(ap);
440 if (ap->flags & ATA_FLAG_PORT_DISABLED)
443 tmp = readl(port_mmio + PORT_SIG);
444 tf.lbah = (tmp >> 24) & 0xff;
445 tf.lbam = (tmp >> 16) & 0xff;
446 tf.lbal = (tmp >> 8) & 0xff;
447 tf.nsect = (tmp) & 0xff;
449 dev->class = ata_dev_classify(&tf);
450 if (!ata_dev_present(dev))
451 ata_port_disable(ap);
454 static u8 ahci_check_status(struct ata_port *ap)
456 void *mmio = (void *) ap->ioaddr.cmd_addr;
458 return readl(mmio + PORT_TFDATA) & 0xFF;
461 static u8 ahci_check_err(struct ata_port *ap)
463 void *mmio = (void *) ap->ioaddr.cmd_addr;
465 return (readl(mmio + PORT_TFDATA) >> 8) & 0xFF;
468 static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
470 struct ahci_port_priv *pp = ap->private_data;
471 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
473 ata_tf_from_fis(d2h_fis, tf);
476 static void ahci_fill_sg(struct ata_queued_cmd *qc)
478 struct ahci_port_priv *pp = qc->ap->private_data;
484 * Next, the S/G list.
486 for (i = 0; i < qc->n_elem; i++) {
490 addr = sg_dma_address(&qc->sg[i]);
491 sg_len = sg_dma_len(&qc->sg[i]);
493 pp->cmd_tbl_sg[i].addr = cpu_to_le32(addr & 0xffffffff);
494 pp->cmd_tbl_sg[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
495 pp->cmd_tbl_sg[i].flags_size = cpu_to_le32(sg_len - 1);
499 static void ahci_qc_prep(struct ata_queued_cmd *qc)
501 struct ata_port *ap = qc->ap;
502 struct ahci_port_priv *pp = ap->private_data;
504 const u32 cmd_fis_len = 5; /* five dwords */
507 * Fill in command slot information (currently only one slot,
508 * slot 0, is currently since we don't do queueing)
511 opts = (qc->n_elem << 16) | cmd_fis_len;
512 if (qc->tf.flags & ATA_TFLAG_WRITE)
513 opts |= AHCI_CMD_WRITE;
514 if (is_atapi_taskfile(&qc->tf))
515 opts |= AHCI_CMD_ATAPI;
517 pp->cmd_slot[0].opts = cpu_to_le32(opts);
518 pp->cmd_slot[0].status = 0;
519 pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
520 pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
523 * Fill in command table information. First, the header,
524 * a SATA Register - Host to Device command FIS.
526 ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
527 if (opts & AHCI_CMD_ATAPI) {
528 memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
529 memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, ap->cdb_len);
532 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
538 static void ahci_intr_error(struct ata_port *ap, u32 irq_stat)
540 void __iomem *mmio = ap->host_set->mmio_base;
541 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
546 tmp = readl(port_mmio + PORT_CMD);
547 tmp &= ~PORT_CMD_START;
548 writel(tmp, port_mmio + PORT_CMD);
550 /* wait for engine to stop. TODO: this could be
551 * as long as 500 msec
555 tmp = readl(port_mmio + PORT_CMD);
556 if ((tmp & PORT_CMD_LIST_ON) == 0)
561 /* clear SATA phy error, if any */
562 tmp = readl(port_mmio + PORT_SCR_ERR);
563 writel(tmp, port_mmio + PORT_SCR_ERR);
565 /* if DRQ/BSY is set, device needs to be reset.
566 * if so, issue COMRESET
568 tmp = readl(port_mmio + PORT_TFDATA);
569 if (tmp & (ATA_BUSY | ATA_DRQ)) {
570 writel(0x301, port_mmio + PORT_SCR_CTL);
571 readl(port_mmio + PORT_SCR_CTL); /* flush */
573 writel(0x300, port_mmio + PORT_SCR_CTL);
574 readl(port_mmio + PORT_SCR_CTL); /* flush */
578 tmp = readl(port_mmio + PORT_CMD);
579 tmp |= PORT_CMD_START;
580 writel(tmp, port_mmio + PORT_CMD);
581 readl(port_mmio + PORT_CMD); /* flush */
583 printk(KERN_WARNING "ata%u: error occurred, port reset\n", ap->id);
586 static void ahci_eng_timeout(struct ata_port *ap)
588 struct ata_host_set *host_set = ap->host_set;
589 void __iomem *mmio = host_set->mmio_base;
590 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
591 struct ata_queued_cmd *qc;
596 spin_lock_irqsave(&host_set->lock, flags);
598 ahci_intr_error(ap, readl(port_mmio + PORT_IRQ_STAT));
600 qc = ata_qc_from_tag(ap, ap->active_tag);
602 printk(KERN_ERR "ata%u: BUG: timeout without command\n",
605 /* hack alert! We cannot use the supplied completion
606 * function from inside the ->eh_strategy_handler() thread.
607 * libata is the only user of ->eh_strategy_handler() in
608 * any kernel, so the default scsi_done() assumes it is
609 * not being called from the SCSI EH.
611 qc->scsidone = scsi_finish_command;
612 ata_qc_complete(qc, ATA_ERR);
615 spin_unlock_irqrestore(&host_set->lock, flags);
618 static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
620 void __iomem *mmio = ap->host_set->mmio_base;
621 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
622 u32 status, serr, ci;
624 serr = readl(port_mmio + PORT_SCR_ERR);
625 writel(serr, port_mmio + PORT_SCR_ERR);
627 status = readl(port_mmio + PORT_IRQ_STAT);
628 writel(status, port_mmio + PORT_IRQ_STAT);
630 ci = readl(port_mmio + PORT_CMD_ISSUE);
631 if (likely((ci & 0x1) == 0)) {
633 ata_qc_complete(qc, 0);
638 if (status & PORT_IRQ_FATAL) {
639 ahci_intr_error(ap, status);
641 ata_qc_complete(qc, ATA_ERR);
647 static void ahci_irq_clear(struct ata_port *ap)
652 static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
654 struct ata_host_set *host_set = dev_instance;
655 struct ahci_host_priv *hpriv;
656 unsigned int i, handled = 0;
658 u32 irq_stat, irq_ack = 0;
662 hpriv = host_set->private_data;
663 mmio = host_set->mmio_base;
665 /* sigh. 0xffffffff is a valid return from h/w */
666 irq_stat = readl(mmio + HOST_IRQ_STAT);
667 irq_stat &= hpriv->port_map;
671 spin_lock(&host_set->lock);
673 for (i = 0; i < host_set->n_ports; i++) {
677 VPRINTK("port %u\n", i);
678 ap = host_set->ports[i];
679 tmp = irq_stat & (1 << i);
681 struct ata_queued_cmd *qc;
682 qc = ata_qc_from_tag(ap, ap->active_tag);
683 if (ahci_host_intr(ap, qc))
689 writel(irq_ack, mmio + HOST_IRQ_STAT);
693 spin_unlock(&host_set->lock);
697 return IRQ_RETVAL(handled);
700 static int ahci_qc_issue(struct ata_queued_cmd *qc)
702 struct ata_port *ap = qc->ap;
703 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
705 writel(1, port_mmio + PORT_CMD_ISSUE);
706 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
711 static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
712 unsigned int port_idx)
714 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
715 base = ahci_port_base_ul(base, port_idx);
716 VPRINTK("base now==0x%lx\n", base);
718 port->cmd_addr = base;
719 port->scr_addr = base + PORT_SCR;
724 static int ahci_host_init(struct ata_probe_ent *probe_ent)
726 struct ahci_host_priv *hpriv = probe_ent->private_data;
727 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
728 void __iomem *mmio = probe_ent->mmio_base;
731 unsigned int i, j, using_dac;
733 void __iomem *port_mmio;
735 cap_save = readl(mmio + HOST_CAP);
736 cap_save &= ( (1<<28) | (1<<17) );
737 cap_save |= (1 << 27);
739 /* global controller reset */
740 tmp = readl(mmio + HOST_CTL);
741 if ((tmp & HOST_RESET) == 0) {
742 writel(tmp | HOST_RESET, mmio + HOST_CTL);
743 readl(mmio + HOST_CTL); /* flush */
746 /* reset must complete within 1 second, or
747 * the hardware should be considered fried.
751 tmp = readl(mmio + HOST_CTL);
752 if (tmp & HOST_RESET) {
753 printk(KERN_ERR DRV_NAME "(%s): controller reset failed (0x%x)\n",
754 pci_name(pdev), tmp);
758 writel(HOST_AHCI_EN, mmio + HOST_CTL);
759 (void) readl(mmio + HOST_CTL); /* flush */
760 writel(cap_save, mmio + HOST_CAP);
761 writel(0xf, mmio + HOST_PORTS_IMPL);
762 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
764 pci_read_config_word(pdev, 0x92, &tmp16);
766 pci_write_config_word(pdev, 0x92, tmp16);
768 hpriv->cap = readl(mmio + HOST_CAP);
769 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
770 probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
772 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
773 hpriv->cap, hpriv->port_map, probe_ent->n_ports);
775 using_dac = hpriv->cap & HOST_CAP_64;
777 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
778 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
780 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
782 printk(KERN_ERR DRV_NAME "(%s): 64-bit DMA enable failed\n",
788 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
790 printk(KERN_ERR DRV_NAME "(%s): 32-bit DMA enable failed\n",
794 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
796 printk(KERN_ERR DRV_NAME "(%s): 32-bit consistent DMA enable failed\n",
802 for (i = 0; i < probe_ent->n_ports; i++) {
803 #if 0 /* BIOSen initialize this incorrectly */
804 if (!(hpriv->port_map & (1 << i)))
808 port_mmio = ahci_port_base(mmio, i);
809 VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
811 ahci_setup_port(&probe_ent->port[i],
812 (unsigned long) mmio, i);
814 /* make sure port is not active */
815 tmp = readl(port_mmio + PORT_CMD);
816 VPRINTK("PORT_CMD 0x%x\n", tmp);
817 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
818 PORT_CMD_FIS_RX | PORT_CMD_START)) {
819 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
820 PORT_CMD_FIS_RX | PORT_CMD_START);
821 writel(tmp, port_mmio + PORT_CMD);
822 readl(port_mmio + PORT_CMD); /* flush */
824 /* spec says 500 msecs for each bit, so
825 * this is slightly incorrect.
830 writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
835 tmp = readl(port_mmio + PORT_SCR_STAT);
836 if ((tmp & 0xf) == 0x3)
841 tmp = readl(port_mmio + PORT_SCR_ERR);
842 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
843 writel(tmp, port_mmio + PORT_SCR_ERR);
845 /* ack any pending irq events for this port */
846 tmp = readl(port_mmio + PORT_IRQ_STAT);
847 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
849 writel(tmp, port_mmio + PORT_IRQ_STAT);
851 writel(1 << i, mmio + HOST_IRQ_STAT);
853 /* set irq mask (enables interrupts) */
854 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
857 tmp = readl(mmio + HOST_CTL);
858 VPRINTK("HOST_CTL 0x%x\n", tmp);
859 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
860 tmp = readl(mmio + HOST_CTL);
861 VPRINTK("HOST_CTL 0x%x\n", tmp);
863 pci_set_master(pdev);
868 static void ahci_print_info(struct ata_probe_ent *probe_ent)
870 struct ahci_host_priv *hpriv = probe_ent->private_data;
871 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
872 void __iomem *mmio = probe_ent->mmio_base;
873 u32 vers, cap, impl, speed;
878 vers = readl(mmio + HOST_VERSION);
880 impl = hpriv->port_map;
882 speed = (cap >> 20) & 0xf;
890 pci_read_config_word(pdev, 0x0a, &cc);
893 else if (cc == 0x0106)
895 else if (cc == 0x0104)
900 printk(KERN_INFO DRV_NAME "(%s) AHCI %02x%02x.%02x%02x "
901 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
910 ((cap >> 8) & 0x1f) + 1,
916 printk(KERN_INFO DRV_NAME "(%s) flags: "
922 cap & (1 << 31) ? "64bit " : "",
923 cap & (1 << 30) ? "ncq " : "",
924 cap & (1 << 28) ? "ilck " : "",
925 cap & (1 << 27) ? "stag " : "",
926 cap & (1 << 26) ? "pm " : "",
927 cap & (1 << 25) ? "led " : "",
929 cap & (1 << 24) ? "clo " : "",
930 cap & (1 << 19) ? "nz " : "",
931 cap & (1 << 18) ? "only " : "",
932 cap & (1 << 17) ? "pmp " : "",
933 cap & (1 << 15) ? "pio " : "",
934 cap & (1 << 14) ? "slum " : "",
935 cap & (1 << 13) ? "part " : ""
939 static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
941 static int printed_version;
942 struct ata_probe_ent *probe_ent = NULL;
943 struct ahci_host_priv *hpriv;
945 void __iomem *mmio_base;
946 unsigned int board_idx = (unsigned int) ent->driver_data;
947 int have_msi, pci_dev_busy = 0;
952 if (!printed_version++)
953 printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
955 rc = pci_enable_device(pdev);
959 rc = pci_request_regions(pdev, DRV_NAME);
965 if (pci_enable_msi(pdev) == 0)
972 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
973 if (probe_ent == NULL) {
978 memset(probe_ent, 0, sizeof(*probe_ent));
979 probe_ent->dev = pci_dev_to_dev(pdev);
980 INIT_LIST_HEAD(&probe_ent->node);
982 mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
983 if (mmio_base == NULL) {
985 goto err_out_free_ent;
987 base = (unsigned long) mmio_base;
989 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
992 goto err_out_iounmap;
994 memset(hpriv, 0, sizeof(*hpriv));
996 probe_ent->sht = ahci_port_info[board_idx].sht;
997 probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
998 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
999 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1000 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1002 probe_ent->irq = pdev->irq;
1003 probe_ent->irq_flags = SA_SHIRQ;
1004 probe_ent->mmio_base = mmio_base;
1005 probe_ent->private_data = hpriv;
1008 hpriv->flags |= AHCI_FLAG_MSI;
1010 /* initialize adapter */
1011 rc = ahci_host_init(probe_ent);
1015 ahci_print_info(probe_ent);
1017 /* FIXME: check ata_device_add return value */
1018 ata_device_add(probe_ent);
1026 pci_iounmap(pdev, mmio_base);
1031 pci_disable_msi(pdev);
1034 pci_release_regions(pdev);
1037 pci_disable_device(pdev);
1041 static void ahci_remove_one (struct pci_dev *pdev)
1043 struct device *dev = pci_dev_to_dev(pdev);
1044 struct ata_host_set *host_set = dev_get_drvdata(dev);
1045 struct ahci_host_priv *hpriv = host_set->private_data;
1046 struct ata_port *ap;
1050 for (i = 0; i < host_set->n_ports; i++) {
1051 ap = host_set->ports[i];
1053 scsi_remove_host(ap->host);
1056 have_msi = hpriv->flags & AHCI_FLAG_MSI;
1057 free_irq(host_set->irq, host_set);
1059 for (i = 0; i < host_set->n_ports; i++) {
1060 ap = host_set->ports[i];
1062 ata_scsi_release(ap->host);
1063 scsi_host_put(ap->host);
1067 pci_iounmap(pdev, host_set->mmio_base);
1071 pci_disable_msi(pdev);
1074 pci_release_regions(pdev);
1075 pci_disable_device(pdev);
1076 dev_set_drvdata(dev, NULL);
1079 static int __init ahci_init(void)
1081 return pci_module_init(&ahci_pci_driver);
1084 static void __exit ahci_exit(void)
1086 pci_unregister_driver(&ahci_pci_driver);
1090 MODULE_AUTHOR("Jeff Garzik");
1091 MODULE_DESCRIPTION("AHCI SATA low-level driver");
1092 MODULE_LICENSE("GPL");
1093 MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
1094 MODULE_VERSION(DRV_VERSION);
1096 module_init(ahci_init);
1097 module_exit(ahci_exit);