1 /***************************************************************************
3 * Copyright (C) 2004-2008 SMSC
4 * Copyright (C) 2005-2008 ARM
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 ***************************************************************************
21 * Rewritten, heavily based on smsc911x simple driver by SMSC.
22 * Partly uses io macros from smc91x.c by Nicolas Pitre
25 * LAN9115, LAN9116, LAN9117, LAN9118
26 * LAN9215, LAN9216, LAN9217, LAN9218
32 #include <linux/crc32.h>
33 #include <linux/delay.h>
34 #include <linux/errno.h>
35 #include <linux/etherdevice.h>
36 #include <linux/ethtool.h>
37 #include <linux/init.h>
38 #include <linux/ioport.h>
39 #include <linux/kernel.h>
40 #include <linux/module.h>
41 #include <linux/netdevice.h>
42 #include <linux/platform_device.h>
43 #include <linux/sched.h>
44 #include <linux/slab.h>
45 #include <linux/timer.h>
46 #include <linux/bug.h>
47 #include <linux/bitops.h>
48 #include <linux/irq.h>
50 #include <linux/phy.h>
51 #include <linux/smsc911x.h>
54 #define SMSC_CHIPNAME "smsc911x"
55 #define SMSC_MDIONAME "smsc911x-mdio"
56 #define SMSC_DRV_VERSION "2008-10-21"
58 MODULE_LICENSE("GPL");
59 MODULE_VERSION(SMSC_DRV_VERSION);
62 static int debug = 16;
67 module_param(debug, int, 0);
68 MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
70 struct smsc911x_data {
75 /* used to decide which workarounds apply */
76 unsigned int generation;
78 /* device configuration (copied from platform_data during probe) */
79 struct smsc911x_platform_config config;
81 /* This needs to be acquired before calling any of below:
82 * smsc911x_mac_read(), smsc911x_mac_write()
86 /* spinlock to ensure 16-bit accesses are serialised.
87 * unused with a 32-bit bus */
90 struct phy_device *phy_dev;
91 struct mii_bus *mii_bus;
92 int phy_irq[PHY_MAX_ADDR];
93 unsigned int using_extphy;
98 unsigned int gpio_setting;
99 unsigned int gpio_orig_setting;
100 struct net_device *dev;
101 struct napi_struct napi;
103 unsigned int software_irq_signal;
105 #ifdef USE_PHY_WORK_AROUND
106 #define MIN_PACKET_SIZE (64)
107 char loopback_tx_pkt[MIN_PACKET_SIZE];
108 char loopback_rx_pkt[MIN_PACKET_SIZE];
109 unsigned int resetcount;
112 /* Members for Multicast filter workaround */
113 unsigned int multicast_update_pending;
114 unsigned int set_bits_mask;
115 unsigned int clear_bits_mask;
120 /* The 16-bit access functions are significantly slower, due to the locking
121 * necessary. If your bus hardware can be configured to do this for you
122 * (in response to a single 32-bit operation from software), you should use
123 * the 32-bit access functions instead. */
125 static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
127 if (pdata->config.flags & SMSC911X_USE_32BIT)
128 return readl(pdata->ioaddr + reg);
130 if (pdata->config.flags & SMSC911X_USE_16BIT) {
134 /* these two 16-bit reads must be performed consecutively, so
135 * must not be interrupted by our own ISR (which would start
136 * another read operation) */
137 spin_lock_irqsave(&pdata->dev_lock, flags);
138 data = ((readw(pdata->ioaddr + reg) & 0xFFFF) |
139 ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
140 spin_unlock_irqrestore(&pdata->dev_lock, flags);
149 static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
152 if (pdata->config.flags & SMSC911X_USE_32BIT) {
153 writel(val, pdata->ioaddr + reg);
157 if (pdata->config.flags & SMSC911X_USE_16BIT) {
160 /* these two 16-bit writes must be performed consecutively, so
161 * must not be interrupted by our own ISR (which would start
162 * another read operation) */
163 spin_lock_irqsave(&pdata->dev_lock, flags);
164 writew(val & 0xFFFF, pdata->ioaddr + reg);
165 writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
166 spin_unlock_irqrestore(&pdata->dev_lock, flags);
173 /* Writes a packet to the TX_DATA_FIFO */
175 smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
176 unsigned int wordcount)
178 if (pdata->config.flags & SMSC911X_USE_32BIT) {
179 writesl(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
183 if (pdata->config.flags & SMSC911X_USE_16BIT) {
185 smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
192 /* Reads a packet out of the RX_DATA_FIFO */
194 smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
195 unsigned int wordcount)
197 if (pdata->config.flags & SMSC911X_USE_32BIT) {
198 readsl(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
202 if (pdata->config.flags & SMSC911X_USE_16BIT) {
204 *buf++ = smsc911x_reg_read(pdata, RX_DATA_FIFO);
211 /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
212 * and smsc911x_mac_write, so assumes mac_lock is held */
213 static int smsc911x_mac_complete(struct smsc911x_data *pdata)
218 SMSC_ASSERT_MAC_LOCK(pdata);
220 for (i = 0; i < 40; i++) {
221 val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
222 if (!(val & MAC_CSR_CMD_CSR_BUSY_))
225 SMSC_WARNING(HW, "Timed out waiting for MAC not BUSY. "
226 "MAC_CSR_CMD: 0x%08X", val);
230 /* Fetches a MAC register value. Assumes mac_lock is acquired */
231 static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
235 SMSC_ASSERT_MAC_LOCK(pdata);
237 temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
238 if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
239 SMSC_WARNING(HW, "MAC busy at entry");
243 /* Send the MAC cmd */
244 smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
245 MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
247 /* Workaround for hardware read-after-write restriction */
248 temp = smsc911x_reg_read(pdata, BYTE_TEST);
250 /* Wait for the read to complete */
251 if (likely(smsc911x_mac_complete(pdata) == 0))
252 return smsc911x_reg_read(pdata, MAC_CSR_DATA);
254 SMSC_WARNING(HW, "MAC busy after read");
258 /* Set a mac register, mac_lock must be acquired before calling */
259 static void smsc911x_mac_write(struct smsc911x_data *pdata,
260 unsigned int offset, u32 val)
264 SMSC_ASSERT_MAC_LOCK(pdata);
266 temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
267 if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
269 "smsc911x_mac_write failed, MAC busy at entry");
273 /* Send data to write */
274 smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
276 /* Write the actual data */
277 smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
278 MAC_CSR_CMD_CSR_BUSY_));
280 /* Workaround for hardware read-after-write restriction */
281 temp = smsc911x_reg_read(pdata, BYTE_TEST);
283 /* Wait for the write to complete */
284 if (likely(smsc911x_mac_complete(pdata) == 0))
288 "smsc911x_mac_write failed, MAC busy after write");
291 /* Get a phy register */
292 static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
294 struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
299 spin_lock_irqsave(&pdata->mac_lock, flags);
301 /* Confirm MII not busy */
302 if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
304 "MII is busy in smsc911x_mii_read???");
309 /* Set the address, index & direction (read from PHY) */
310 addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
311 smsc911x_mac_write(pdata, MII_ACC, addr);
313 /* Wait for read to complete w/ timeout */
314 for (i = 0; i < 100; i++)
315 if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
316 reg = smsc911x_mac_read(pdata, MII_DATA);
320 SMSC_WARNING(HW, "Timed out waiting for MII read to finish");
324 spin_unlock_irqrestore(&pdata->mac_lock, flags);
328 /* Set a phy register */
329 static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
332 struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
337 spin_lock_irqsave(&pdata->mac_lock, flags);
339 /* Confirm MII not busy */
340 if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
342 "MII is busy in smsc911x_mii_write???");
347 /* Put the data to write in the MAC */
348 smsc911x_mac_write(pdata, MII_DATA, val);
350 /* Set the address, index & direction (write to PHY) */
351 addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
353 smsc911x_mac_write(pdata, MII_ACC, addr);
355 /* Wait for write to complete w/ timeout */
356 for (i = 0; i < 100; i++)
357 if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
362 SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
366 spin_unlock_irqrestore(&pdata->mac_lock, flags);
370 /* Switch to external phy. Assumes tx and rx are stopped. */
371 static void smsc911x_phy_enable_external(struct smsc911x_data *pdata)
373 unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
375 /* Disable phy clocks to the MAC */
376 hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
377 hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
378 smsc911x_reg_write(pdata, HW_CFG, hwcfg);
379 udelay(10); /* Enough time for clocks to stop */
381 /* Switch to external phy */
382 hwcfg |= HW_CFG_EXT_PHY_EN_;
383 smsc911x_reg_write(pdata, HW_CFG, hwcfg);
385 /* Enable phy clocks to the MAC */
386 hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
387 hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
388 smsc911x_reg_write(pdata, HW_CFG, hwcfg);
389 udelay(10); /* Enough time for clocks to restart */
391 hwcfg |= HW_CFG_SMI_SEL_;
392 smsc911x_reg_write(pdata, HW_CFG, hwcfg);
395 /* Autodetects and enables external phy if present on supported chips.
396 * autodetection can be overridden by specifying SMSC911X_FORCE_INTERNAL_PHY
397 * or SMSC911X_FORCE_EXTERNAL_PHY in the platform_data flags. */
398 static void smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
400 unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
402 if (pdata->config.flags & SMSC911X_FORCE_INTERNAL_PHY) {
403 SMSC_TRACE(HW, "Forcing internal PHY");
404 pdata->using_extphy = 0;
405 } else if (pdata->config.flags & SMSC911X_FORCE_EXTERNAL_PHY) {
406 SMSC_TRACE(HW, "Forcing external PHY");
407 smsc911x_phy_enable_external(pdata);
408 pdata->using_extphy = 1;
409 } else if (hwcfg & HW_CFG_EXT_PHY_DET_) {
410 SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET set, using external PHY");
411 smsc911x_phy_enable_external(pdata);
412 pdata->using_extphy = 1;
414 SMSC_TRACE(HW, "HW_CFG EXT_PHY_DET clear, using internal PHY");
415 pdata->using_extphy = 0;
419 /* Fetches a tx status out of the status fifo */
420 static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
422 unsigned int result =
423 smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
426 result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
431 /* Fetches the next rx status */
432 static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
434 unsigned int result =
435 smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
438 result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
443 #ifdef USE_PHY_WORK_AROUND
444 static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
451 for (tries = 0; tries < 10; tries++) {
452 unsigned int txcmd_a;
453 unsigned int txcmd_b;
455 unsigned int pktlength;
458 /* Zero-out rx packet memory */
459 memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
461 /* Write tx packet to 118 */
462 txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
463 txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
464 txcmd_a |= MIN_PACKET_SIZE;
466 txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
468 smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
469 smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
471 bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
472 wrsz = MIN_PACKET_SIZE + 3;
473 wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
476 smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
478 /* Wait till transmit is done */
482 status = smsc911x_tx_get_txstatus(pdata);
483 } while ((i--) && (!status));
486 SMSC_WARNING(HW, "Failed to transmit "
487 "during loopback test");
490 if (status & TX_STS_ES_) {
491 SMSC_WARNING(HW, "Transmit encountered "
492 "errors during loopback test");
496 /* Wait till receive is done */
500 status = smsc911x_rx_get_rxstatus(pdata);
501 } while ((i--) && (!status));
505 "Failed to receive during loopback test");
508 if (status & RX_STS_ES_) {
509 SMSC_WARNING(HW, "Receive encountered "
510 "errors during loopback test");
514 pktlength = ((status & 0x3FFF0000UL) >> 16);
515 bufp = (ulong)pdata->loopback_rx_pkt;
516 rdsz = pktlength + 3;
517 rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
520 smsc911x_rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
522 if (pktlength != (MIN_PACKET_SIZE + 4)) {
523 SMSC_WARNING(HW, "Unexpected packet size "
524 "during loop back test, size=%d, will retry",
529 for (j = 0; j < MIN_PACKET_SIZE; j++) {
530 if (pdata->loopback_tx_pkt[j]
531 != pdata->loopback_rx_pkt[j]) {
537 SMSC_TRACE(HW, "Successfully verified "
541 SMSC_WARNING(HW, "Data mismatch "
542 "during loop back test, will retry");
550 static int smsc911x_phy_reset(struct smsc911x_data *pdata)
552 struct phy_device *phy_dev = pdata->phy_dev;
554 unsigned int i = 100000;
557 BUG_ON(!phy_dev->bus);
559 SMSC_TRACE(HW, "Performing PHY BCR Reset");
560 smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, BMCR_RESET);
563 temp = smsc911x_mii_read(phy_dev->bus, phy_dev->addr,
565 } while ((i--) && (temp & BMCR_RESET));
567 if (temp & BMCR_RESET) {
568 SMSC_WARNING(HW, "PHY reset failed to complete.");
571 /* Extra delay required because the phy may not be completed with
572 * its reset when BMCR_RESET is cleared. Specs say 256 uS is
573 * enough delay but using 1ms here to be safe */
579 static int smsc911x_phy_loopbacktest(struct net_device *dev)
581 struct smsc911x_data *pdata = netdev_priv(dev);
582 struct phy_device *phy_dev = pdata->phy_dev;
587 /* Initialise tx packet using broadcast destination address */
588 memset(pdata->loopback_tx_pkt, 0xff, ETH_ALEN);
590 /* Use incrementing source address */
591 for (i = 6; i < 12; i++)
592 pdata->loopback_tx_pkt[i] = (char)i;
594 /* Set length type field */
595 pdata->loopback_tx_pkt[12] = 0x00;
596 pdata->loopback_tx_pkt[13] = 0x00;
598 for (i = 14; i < MIN_PACKET_SIZE; i++)
599 pdata->loopback_tx_pkt[i] = (char)i;
601 val = smsc911x_reg_read(pdata, HW_CFG);
602 val &= HW_CFG_TX_FIF_SZ_;
604 smsc911x_reg_write(pdata, HW_CFG, val);
606 smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
607 smsc911x_reg_write(pdata, RX_CFG,
608 (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
610 for (i = 0; i < 10; i++) {
611 /* Set PHY to 10/FD, no ANEG, and loopback mode */
612 smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR,
613 BMCR_LOOPBACK | BMCR_FULLDPLX);
615 /* Enable MAC tx/rx, FD */
616 spin_lock_irqsave(&pdata->mac_lock, flags);
617 smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
618 | MAC_CR_TXEN_ | MAC_CR_RXEN_);
619 spin_unlock_irqrestore(&pdata->mac_lock, flags);
621 if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
628 spin_lock_irqsave(&pdata->mac_lock, flags);
629 smsc911x_mac_write(pdata, MAC_CR, 0);
630 spin_unlock_irqrestore(&pdata->mac_lock, flags);
632 smsc911x_phy_reset(pdata);
636 spin_lock_irqsave(&pdata->mac_lock, flags);
637 smsc911x_mac_write(pdata, MAC_CR, 0);
638 spin_unlock_irqrestore(&pdata->mac_lock, flags);
640 /* Cancel PHY loopback mode */
641 smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, 0);
643 smsc911x_reg_write(pdata, TX_CFG, 0);
644 smsc911x_reg_write(pdata, RX_CFG, 0);
648 #endif /* USE_PHY_WORK_AROUND */
650 static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
652 struct phy_device *phy_dev = pdata->phy_dev;
653 u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
657 if (phy_dev->duplex == DUPLEX_FULL) {
658 u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
659 u16 rmtadv = phy_read(phy_dev, MII_LPA);
660 u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
662 if (cap & FLOW_CTRL_RX)
667 if (cap & FLOW_CTRL_TX)
672 SMSC_TRACE(HW, "rx pause %s, tx pause %s",
673 (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
674 (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
676 SMSC_TRACE(HW, "half duplex");
681 spin_lock_irqsave(&pdata->mac_lock, flags);
682 smsc911x_mac_write(pdata, FLOW, flow);
683 spin_unlock_irqrestore(&pdata->mac_lock, flags);
685 smsc911x_reg_write(pdata, AFC_CFG, afc);
688 /* Update link mode if anything has changed. Called periodically when the
689 * PHY is in polling mode, even if nothing has changed. */
690 static void smsc911x_phy_adjust_link(struct net_device *dev)
692 struct smsc911x_data *pdata = netdev_priv(dev);
693 struct phy_device *phy_dev = pdata->phy_dev;
697 if (phy_dev->duplex != pdata->last_duplex) {
699 SMSC_TRACE(HW, "duplex state has changed");
701 spin_lock_irqsave(&pdata->mac_lock, flags);
702 mac_cr = smsc911x_mac_read(pdata, MAC_CR);
703 if (phy_dev->duplex) {
705 "configuring for full duplex mode");
706 mac_cr |= MAC_CR_FDPX_;
709 "configuring for half duplex mode");
710 mac_cr &= ~MAC_CR_FDPX_;
712 smsc911x_mac_write(pdata, MAC_CR, mac_cr);
713 spin_unlock_irqrestore(&pdata->mac_lock, flags);
715 smsc911x_phy_update_flowcontrol(pdata);
716 pdata->last_duplex = phy_dev->duplex;
719 carrier = netif_carrier_ok(dev);
720 if (carrier != pdata->last_carrier) {
721 SMSC_TRACE(HW, "carrier state has changed");
723 SMSC_TRACE(HW, "configuring for carrier OK");
724 if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
725 (!pdata->using_extphy)) {
726 /* Restore orginal GPIO configuration */
727 pdata->gpio_setting = pdata->gpio_orig_setting;
728 smsc911x_reg_write(pdata, GPIO_CFG,
729 pdata->gpio_setting);
732 SMSC_TRACE(HW, "configuring for no carrier");
733 /* Check global setting that LED1
734 * usage is 10/100 indicator */
735 pdata->gpio_setting = smsc911x_reg_read(pdata,
737 if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_)
738 && (!pdata->using_extphy)) {
739 /* Force 10/100 LED off, after saving
740 * orginal GPIO configuration */
741 pdata->gpio_orig_setting = pdata->gpio_setting;
743 pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
744 pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
747 smsc911x_reg_write(pdata, GPIO_CFG,
748 pdata->gpio_setting);
751 pdata->last_carrier = carrier;
755 static int smsc911x_mii_probe(struct net_device *dev)
757 struct smsc911x_data *pdata = netdev_priv(dev);
758 struct phy_device *phydev = NULL;
761 /* find the first phy */
762 for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
763 if (pdata->mii_bus->phy_map[phy_addr]) {
764 phydev = pdata->mii_bus->phy_map[phy_addr];
765 SMSC_TRACE(PROBE, "PHY %d: addr %d, phy_id 0x%08X",
766 phy_addr, phydev->addr, phydev->phy_id);
772 pr_err("%s: no PHY found\n", dev->name);
776 phydev = phy_connect(dev, dev_name(&phydev->dev),
777 &smsc911x_phy_adjust_link, 0, pdata->config.phy_interface);
779 if (IS_ERR(phydev)) {
780 pr_err("%s: Could not attach to PHY\n", dev->name);
781 return PTR_ERR(phydev);
784 pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
785 dev->name, phydev->drv->name,
786 dev_name(&phydev->dev), phydev->irq);
788 /* mask with MAC supported features */
789 phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
790 SUPPORTED_Asym_Pause);
791 phydev->advertising = phydev->supported;
793 pdata->phy_dev = phydev;
794 pdata->last_duplex = -1;
795 pdata->last_carrier = -1;
797 #ifdef USE_PHY_WORK_AROUND
798 if (smsc911x_phy_loopbacktest(dev) < 0) {
799 SMSC_WARNING(HW, "Failed Loop Back Test");
802 SMSC_TRACE(HW, "Passed Loop Back Test");
803 #endif /* USE_PHY_WORK_AROUND */
805 SMSC_TRACE(HW, "phy initialised succesfully");
809 static int __devinit smsc911x_mii_init(struct platform_device *pdev,
810 struct net_device *dev)
812 struct smsc911x_data *pdata = netdev_priv(dev);
815 pdata->mii_bus = mdiobus_alloc();
816 if (!pdata->mii_bus) {
821 pdata->mii_bus->name = SMSC_MDIONAME;
822 snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id);
823 pdata->mii_bus->priv = pdata;
824 pdata->mii_bus->read = smsc911x_mii_read;
825 pdata->mii_bus->write = smsc911x_mii_write;
826 pdata->mii_bus->irq = pdata->phy_irq;
827 for (i = 0; i < PHY_MAX_ADDR; ++i)
828 pdata->mii_bus->irq[i] = PHY_POLL;
830 pdata->mii_bus->parent = &pdev->dev;
832 switch (pdata->idrev & 0xFFFF0000) {
837 /* External PHY supported, try to autodetect */
838 smsc911x_phy_initialise_external(pdata);
841 SMSC_TRACE(HW, "External PHY is not supported, "
842 "using internal PHY");
843 pdata->using_extphy = 0;
847 if (!pdata->using_extphy) {
848 /* Mask all PHYs except ID 1 (internal) */
849 pdata->mii_bus->phy_mask = ~(1 << 1);
852 if (mdiobus_register(pdata->mii_bus)) {
853 SMSC_WARNING(PROBE, "Error registering mii bus");
854 goto err_out_free_bus_2;
857 if (smsc911x_mii_probe(dev) < 0) {
858 SMSC_WARNING(PROBE, "Error registering mii bus");
859 goto err_out_unregister_bus_3;
864 err_out_unregister_bus_3:
865 mdiobus_unregister(pdata->mii_bus);
867 mdiobus_free(pdata->mii_bus);
872 /* Gets the number of tx statuses in the fifo */
873 static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
875 return (smsc911x_reg_read(pdata, TX_FIFO_INF)
876 & TX_FIFO_INF_TSUSED_) >> 16;
879 /* Reads tx statuses and increments counters where necessary */
880 static void smsc911x_tx_update_txcounters(struct net_device *dev)
882 struct smsc911x_data *pdata = netdev_priv(dev);
883 unsigned int tx_stat;
885 while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
886 if (unlikely(tx_stat & 0x80000000)) {
887 /* In this driver the packet tag is used as the packet
888 * length. Since a packet length can never reach the
889 * size of 0x8000, this bit is reserved. It is worth
890 * noting that the "reserved bit" in the warning above
891 * does not reference a hardware defined reserved bit
892 * but rather a driver defined one.
895 "Packet tag reserved bit is high");
897 if (unlikely(tx_stat & TX_STS_ES_)) {
898 dev->stats.tx_errors++;
900 dev->stats.tx_packets++;
901 dev->stats.tx_bytes += (tx_stat >> 16);
903 if (unlikely(tx_stat & TX_STS_EXCESS_COL_)) {
904 dev->stats.collisions += 16;
905 dev->stats.tx_aborted_errors += 1;
907 dev->stats.collisions +=
908 ((tx_stat >> 3) & 0xF);
910 if (unlikely(tx_stat & TX_STS_LOST_CARRIER_))
911 dev->stats.tx_carrier_errors += 1;
912 if (unlikely(tx_stat & TX_STS_LATE_COL_)) {
913 dev->stats.collisions++;
914 dev->stats.tx_aborted_errors++;
920 /* Increments the Rx error counters */
922 smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
926 if (unlikely(rxstat & RX_STS_ES_)) {
927 dev->stats.rx_errors++;
928 if (unlikely(rxstat & RX_STS_CRC_ERR_)) {
929 dev->stats.rx_crc_errors++;
933 if (likely(!crc_err)) {
934 if (unlikely((rxstat & RX_STS_FRAME_TYPE_) &&
935 (rxstat & RX_STS_LENGTH_ERR_)))
936 dev->stats.rx_length_errors++;
937 if (rxstat & RX_STS_MCAST_)
938 dev->stats.multicast++;
942 /* Quickly dumps bad packets */
944 smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktbytes)
946 unsigned int pktwords = (pktbytes + NET_IP_ALIGN + 3) >> 2;
948 if (likely(pktwords >= 4)) {
949 unsigned int timeout = 500;
951 smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
954 val = smsc911x_reg_read(pdata, RX_DP_CTRL);
955 } while ((val & RX_DP_CTRL_RX_FFWD_) && --timeout);
957 if (unlikely(timeout == 0))
958 SMSC_WARNING(HW, "Timed out waiting for "
959 "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
963 temp = smsc911x_reg_read(pdata, RX_DATA_FIFO);
967 /* NAPI poll function */
968 static int smsc911x_poll(struct napi_struct *napi, int budget)
970 struct smsc911x_data *pdata =
971 container_of(napi, struct smsc911x_data, napi);
972 struct net_device *dev = pdata->dev;
975 while (likely(netif_running(dev)) && (npackets < budget)) {
976 unsigned int pktlength;
977 unsigned int pktwords;
979 unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
983 /* We processed all packets available. Tell NAPI it can
984 * stop polling then re-enable rx interrupts */
985 smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
987 temp = smsc911x_reg_read(pdata, INT_EN);
988 temp |= INT_EN_RSFL_EN_;
989 smsc911x_reg_write(pdata, INT_EN, temp);
993 /* Count packet for NAPI scheduling, even if it has an error.
994 * Error packets still require cycles to discard */
997 pktlength = ((rxstat & 0x3FFF0000) >> 16);
998 pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
999 smsc911x_rx_counterrors(dev, rxstat);
1001 if (unlikely(rxstat & RX_STS_ES_)) {
1002 SMSC_WARNING(RX_ERR,
1003 "Discarding packet with error bit set");
1004 /* Packet has an error, discard it and continue with
1006 smsc911x_rx_fastforward(pdata, pktwords);
1007 dev->stats.rx_dropped++;
1011 skb = netdev_alloc_skb(dev, pktlength + NET_IP_ALIGN);
1012 if (unlikely(!skb)) {
1013 SMSC_WARNING(RX_ERR,
1014 "Unable to allocate skb for rx packet");
1015 /* Drop the packet and stop this polling iteration */
1016 smsc911x_rx_fastforward(pdata, pktwords);
1017 dev->stats.rx_dropped++;
1021 skb->data = skb->head;
1022 skb_reset_tail_pointer(skb);
1024 /* Align IP on 16B boundary */
1025 skb_reserve(skb, NET_IP_ALIGN);
1026 skb_put(skb, pktlength - 4);
1027 smsc911x_rx_readfifo(pdata, (unsigned int *)skb->head,
1029 skb->protocol = eth_type_trans(skb, dev);
1030 skb->ip_summed = CHECKSUM_NONE;
1031 netif_receive_skb(skb);
1033 /* Update counters */
1034 dev->stats.rx_packets++;
1035 dev->stats.rx_bytes += (pktlength - 4);
1036 dev->last_rx = jiffies;
1039 /* Return total received packets */
1043 /* Returns hash bit number for given MAC address
1045 * 01 00 5E 00 00 01 -> returns bit number 31 */
1046 static unsigned int smsc911x_hash(char addr[ETH_ALEN])
1048 return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
1051 static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
1053 /* Performs the multicast & mac_cr update. This is called when
1054 * safe on the current hardware, and with the mac_lock held */
1055 unsigned int mac_cr;
1057 SMSC_ASSERT_MAC_LOCK(pdata);
1059 mac_cr = smsc911x_mac_read(pdata, MAC_CR);
1060 mac_cr |= pdata->set_bits_mask;
1061 mac_cr &= ~(pdata->clear_bits_mask);
1062 smsc911x_mac_write(pdata, MAC_CR, mac_cr);
1063 smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
1064 smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
1065 SMSC_TRACE(HW, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
1066 mac_cr, pdata->hashhi, pdata->hashlo);
1069 static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
1071 unsigned int mac_cr;
1073 /* This function is only called for older LAN911x devices
1074 * (revA or revB), where MAC_CR, HASHH and HASHL should not
1075 * be modified during Rx - newer devices immediately update the
1078 * This is called from interrupt context */
1080 spin_lock(&pdata->mac_lock);
1082 /* Check Rx has stopped */
1083 if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
1084 SMSC_WARNING(DRV, "Rx not stopped");
1086 /* Perform the update - safe to do now Rx has stopped */
1087 smsc911x_rx_multicast_update(pdata);
1090 mac_cr = smsc911x_mac_read(pdata, MAC_CR);
1091 mac_cr |= MAC_CR_RXEN_;
1092 smsc911x_mac_write(pdata, MAC_CR, mac_cr);
1094 pdata->multicast_update_pending = 0;
1096 spin_unlock(&pdata->mac_lock);
1099 static int smsc911x_soft_reset(struct smsc911x_data *pdata)
1101 unsigned int timeout;
1104 /* Reset the LAN911x */
1105 smsc911x_reg_write(pdata, HW_CFG, HW_CFG_SRST_);
1109 temp = smsc911x_reg_read(pdata, HW_CFG);
1110 } while ((--timeout) && (temp & HW_CFG_SRST_));
1112 if (unlikely(temp & HW_CFG_SRST_)) {
1113 SMSC_WARNING(DRV, "Failed to complete reset");
1119 /* Sets the device MAC address to dev_addr, called with mac_lock held */
1121 smsc911x_set_hw_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
1123 u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
1124 u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
1125 (dev_addr[1] << 8) | dev_addr[0];
1127 SMSC_ASSERT_MAC_LOCK(pdata);
1129 smsc911x_mac_write(pdata, ADDRH, mac_high16);
1130 smsc911x_mac_write(pdata, ADDRL, mac_low32);
1133 static int smsc911x_open(struct net_device *dev)
1135 struct smsc911x_data *pdata = netdev_priv(dev);
1136 unsigned int timeout;
1138 unsigned int intcfg;
1140 /* if the phy is not yet registered, retry later*/
1141 if (!pdata->phy_dev) {
1142 SMSC_WARNING(HW, "phy_dev is NULL");
1146 if (!is_valid_ether_addr(dev->dev_addr)) {
1147 SMSC_WARNING(HW, "dev_addr is not a valid MAC address");
1148 return -EADDRNOTAVAIL;
1151 /* Reset the LAN911x */
1152 if (smsc911x_soft_reset(pdata)) {
1153 SMSC_WARNING(HW, "soft reset failed");
1157 smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
1158 smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
1160 /* Make sure EEPROM has finished loading before setting GPIO_CFG */
1162 while ((smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) &&
1167 if (unlikely(timeout == 0))
1169 "Timed out waiting for EEPROM busy bit to clear");
1171 smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
1173 /* The soft reset above cleared the device's MAC address,
1174 * restore it from local copy (set in probe) */
1175 spin_lock_irq(&pdata->mac_lock);
1176 smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
1177 spin_unlock_irq(&pdata->mac_lock);
1179 /* Initialise irqs, but leave all sources disabled */
1180 smsc911x_reg_write(pdata, INT_EN, 0);
1181 smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
1183 /* Set interrupt deassertion to 100uS */
1184 intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
1186 if (pdata->config.irq_polarity) {
1187 SMSC_TRACE(IFUP, "irq polarity: active high");
1188 intcfg |= INT_CFG_IRQ_POL_;
1190 SMSC_TRACE(IFUP, "irq polarity: active low");
1193 if (pdata->config.irq_type) {
1194 SMSC_TRACE(IFUP, "irq type: push-pull");
1195 intcfg |= INT_CFG_IRQ_TYPE_;
1197 SMSC_TRACE(IFUP, "irq type: open drain");
1200 smsc911x_reg_write(pdata, INT_CFG, intcfg);
1202 SMSC_TRACE(IFUP, "Testing irq handler using IRQ %d", dev->irq);
1203 pdata->software_irq_signal = 0;
1206 temp = smsc911x_reg_read(pdata, INT_EN);
1207 temp |= INT_EN_SW_INT_EN_;
1208 smsc911x_reg_write(pdata, INT_EN, temp);
1212 if (pdata->software_irq_signal)
1217 if (!pdata->software_irq_signal) {
1218 dev_warn(&dev->dev, "ISR failed signaling test (IRQ %d)\n",
1222 SMSC_TRACE(IFUP, "IRQ handler passed test using IRQ %d", dev->irq);
1224 dev_info(&dev->dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
1225 (unsigned long)pdata->ioaddr, dev->irq);
1227 /* Reset the last known duplex and carrier */
1228 pdata->last_duplex = -1;
1229 pdata->last_carrier = -1;
1231 /* Bring the PHY up */
1232 phy_start(pdata->phy_dev);
1234 temp = smsc911x_reg_read(pdata, HW_CFG);
1235 /* Preserve TX FIFO size and external PHY configuration */
1236 temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
1238 smsc911x_reg_write(pdata, HW_CFG, temp);
1240 temp = smsc911x_reg_read(pdata, FIFO_INT);
1241 temp |= FIFO_INT_TX_AVAIL_LEVEL_;
1242 temp &= ~(FIFO_INT_RX_STS_LEVEL_);
1243 smsc911x_reg_write(pdata, FIFO_INT, temp);
1245 /* set RX Data offset to 2 bytes for alignment */
1246 smsc911x_reg_write(pdata, RX_CFG, (2 << 8));
1248 /* enable NAPI polling before enabling RX interrupts */
1249 napi_enable(&pdata->napi);
1251 temp = smsc911x_reg_read(pdata, INT_EN);
1252 temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_ | INT_EN_RXSTOP_INT_EN_);
1253 smsc911x_reg_write(pdata, INT_EN, temp);
1255 spin_lock_irq(&pdata->mac_lock);
1256 temp = smsc911x_mac_read(pdata, MAC_CR);
1257 temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
1258 smsc911x_mac_write(pdata, MAC_CR, temp);
1259 spin_unlock_irq(&pdata->mac_lock);
1261 smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
1263 netif_start_queue(dev);
1267 /* Entry point for stopping the interface */
1268 static int smsc911x_stop(struct net_device *dev)
1270 struct smsc911x_data *pdata = netdev_priv(dev);
1273 /* Disable all device interrupts */
1274 temp = smsc911x_reg_read(pdata, INT_CFG);
1275 temp &= ~INT_CFG_IRQ_EN_;
1276 smsc911x_reg_write(pdata, INT_CFG, temp);
1278 /* Stop Tx and Rx polling */
1279 netif_stop_queue(dev);
1280 napi_disable(&pdata->napi);
1282 /* At this point all Rx and Tx activity is stopped */
1283 dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
1284 smsc911x_tx_update_txcounters(dev);
1286 /* Bring the PHY down */
1288 phy_stop(pdata->phy_dev);
1290 SMSC_TRACE(IFDOWN, "Interface stopped");
1294 /* Entry point for transmitting a packet */
1295 static int smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
1297 struct smsc911x_data *pdata = netdev_priv(dev);
1298 unsigned int freespace;
1299 unsigned int tx_cmd_a;
1300 unsigned int tx_cmd_b;
1305 freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
1307 if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
1308 SMSC_WARNING(TX_ERR,
1309 "Tx data fifo low, space available: %d", freespace);
1311 /* Word alignment adjustment */
1312 tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
1313 tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
1314 tx_cmd_a |= (unsigned int)skb->len;
1316 tx_cmd_b = ((unsigned int)skb->len) << 16;
1317 tx_cmd_b |= (unsigned int)skb->len;
1319 smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
1320 smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
1322 bufp = (ulong)skb->data & (~0x3);
1323 wrsz = (u32)skb->len + 3;
1324 wrsz += (u32)((ulong)skb->data & 0x3);
1327 smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
1328 freespace -= (skb->len + 32);
1330 dev->trans_start = jiffies;
1332 if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
1333 smsc911x_tx_update_txcounters(dev);
1335 if (freespace < TX_FIFO_LOW_THRESHOLD) {
1336 netif_stop_queue(dev);
1337 temp = smsc911x_reg_read(pdata, FIFO_INT);
1340 smsc911x_reg_write(pdata, FIFO_INT, temp);
1343 return NETDEV_TX_OK;
1346 /* Entry point for getting status counters */
1347 static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
1349 struct smsc911x_data *pdata = netdev_priv(dev);
1350 smsc911x_tx_update_txcounters(dev);
1351 dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
1355 /* Entry point for setting addressing modes */
1356 static void smsc911x_set_multicast_list(struct net_device *dev)
1358 struct smsc911x_data *pdata = netdev_priv(dev);
1359 unsigned long flags;
1361 if (dev->flags & IFF_PROMISC) {
1362 /* Enabling promiscuous mode */
1363 pdata->set_bits_mask = MAC_CR_PRMS_;
1364 pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
1367 } else if (dev->flags & IFF_ALLMULTI) {
1368 /* Enabling all multicast mode */
1369 pdata->set_bits_mask = MAC_CR_MCPAS_;
1370 pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
1373 } else if (dev->mc_count > 0) {
1374 /* Enabling specific multicast addresses */
1375 unsigned int hash_high = 0;
1376 unsigned int hash_low = 0;
1377 unsigned int count = 0;
1378 struct dev_mc_list *mc_list = dev->mc_list;
1380 pdata->set_bits_mask = MAC_CR_HPFILT_;
1381 pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
1385 if ((mc_list->dmi_addrlen) == ETH_ALEN) {
1386 unsigned int bitnum =
1387 smsc911x_hash(mc_list->dmi_addr);
1388 unsigned int mask = 0x01 << (bitnum & 0x1F);
1394 SMSC_WARNING(DRV, "dmi_addrlen != 6");
1396 mc_list = mc_list->next;
1398 if (count != (unsigned int)dev->mc_count)
1399 SMSC_WARNING(DRV, "mc_count != dev->mc_count");
1401 pdata->hashhi = hash_high;
1402 pdata->hashlo = hash_low;
1404 /* Enabling local MAC address only */
1405 pdata->set_bits_mask = 0;
1406 pdata->clear_bits_mask =
1407 (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
1412 spin_lock_irqsave(&pdata->mac_lock, flags);
1414 if (pdata->generation <= 1) {
1415 /* Older hardware revision - cannot change these flags while
1417 if (!pdata->multicast_update_pending) {
1419 SMSC_TRACE(HW, "scheduling mcast update");
1420 pdata->multicast_update_pending = 1;
1422 /* Request the hardware to stop, then perform the
1423 * update when we get an RX_STOP interrupt */
1424 temp = smsc911x_mac_read(pdata, MAC_CR);
1425 temp &= ~(MAC_CR_RXEN_);
1426 smsc911x_mac_write(pdata, MAC_CR, temp);
1428 /* There is another update pending, this should now
1429 * use the newer values */
1432 /* Newer hardware revision - can write immediately */
1433 smsc911x_rx_multicast_update(pdata);
1436 spin_unlock_irqrestore(&pdata->mac_lock, flags);
1439 static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
1441 struct net_device *dev = dev_id;
1442 struct smsc911x_data *pdata = netdev_priv(dev);
1443 u32 intsts = smsc911x_reg_read(pdata, INT_STS);
1444 u32 inten = smsc911x_reg_read(pdata, INT_EN);
1445 int serviced = IRQ_NONE;
1448 if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
1449 temp = smsc911x_reg_read(pdata, INT_EN);
1450 temp &= (~INT_EN_SW_INT_EN_);
1451 smsc911x_reg_write(pdata, INT_EN, temp);
1452 smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
1453 pdata->software_irq_signal = 1;
1455 serviced = IRQ_HANDLED;
1458 if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
1459 /* Called when there is a multicast update scheduled and
1460 * it is now safe to complete the update */
1461 SMSC_TRACE(INTR, "RX Stop interrupt");
1462 smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
1463 if (pdata->multicast_update_pending)
1464 smsc911x_rx_multicast_update_workaround(pdata);
1465 serviced = IRQ_HANDLED;
1468 if (intsts & inten & INT_STS_TDFA_) {
1469 temp = smsc911x_reg_read(pdata, FIFO_INT);
1470 temp |= FIFO_INT_TX_AVAIL_LEVEL_;
1471 smsc911x_reg_write(pdata, FIFO_INT, temp);
1472 smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
1473 netif_wake_queue(dev);
1474 serviced = IRQ_HANDLED;
1477 if (unlikely(intsts & inten & INT_STS_RXE_)) {
1478 SMSC_TRACE(INTR, "RX Error interrupt");
1479 smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
1480 serviced = IRQ_HANDLED;
1483 if (likely(intsts & inten & INT_STS_RSFL_)) {
1484 if (likely(napi_schedule_prep(&pdata->napi))) {
1485 /* Disable Rx interrupts */
1486 temp = smsc911x_reg_read(pdata, INT_EN);
1487 temp &= (~INT_EN_RSFL_EN_);
1488 smsc911x_reg_write(pdata, INT_EN, temp);
1489 /* Schedule a NAPI poll */
1490 __napi_schedule(&pdata->napi);
1492 SMSC_WARNING(RX_ERR,
1493 "napi_schedule_prep failed");
1495 serviced = IRQ_HANDLED;
1501 #ifdef CONFIG_NET_POLL_CONTROLLER
1502 static void smsc911x_poll_controller(struct net_device *dev)
1504 disable_irq(dev->irq);
1505 smsc911x_irqhandler(0, dev);
1506 enable_irq(dev->irq);
1508 #endif /* CONFIG_NET_POLL_CONTROLLER */
1510 static int smsc911x_set_mac_address(struct net_device *dev, void *p)
1512 struct smsc911x_data *pdata = netdev_priv(dev);
1513 struct sockaddr *addr = p;
1515 /* On older hardware revisions we cannot change the mac address
1516 * registers while receiving data. Newer devices can safely change
1517 * this at any time. */
1518 if (pdata->generation <= 1 && netif_running(dev))
1521 if (!is_valid_ether_addr(addr->sa_data))
1522 return -EADDRNOTAVAIL;
1524 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
1526 spin_lock_irq(&pdata->mac_lock);
1527 smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
1528 spin_unlock_irq(&pdata->mac_lock);
1530 dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
1535 /* Standard ioctls for mii-tool */
1536 static int smsc911x_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1538 struct smsc911x_data *pdata = netdev_priv(dev);
1540 if (!netif_running(dev) || !pdata->phy_dev)
1543 return phy_mii_ioctl(pdata->phy_dev, if_mii(ifr), cmd);
1547 smsc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
1549 struct smsc911x_data *pdata = netdev_priv(dev);
1553 return phy_ethtool_gset(pdata->phy_dev, cmd);
1557 smsc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
1559 struct smsc911x_data *pdata = netdev_priv(dev);
1561 return phy_ethtool_sset(pdata->phy_dev, cmd);
1564 static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
1565 struct ethtool_drvinfo *info)
1567 strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
1568 strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
1569 strlcpy(info->bus_info, dev_name(dev->dev.parent),
1570 sizeof(info->bus_info));
1573 static int smsc911x_ethtool_nwayreset(struct net_device *dev)
1575 struct smsc911x_data *pdata = netdev_priv(dev);
1577 return phy_start_aneg(pdata->phy_dev);
1580 static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
1582 struct smsc911x_data *pdata = netdev_priv(dev);
1583 return pdata->msg_enable;
1586 static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
1588 struct smsc911x_data *pdata = netdev_priv(dev);
1589 pdata->msg_enable = level;
1592 static int smsc911x_ethtool_getregslen(struct net_device *dev)
1594 return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
1599 smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
1602 struct smsc911x_data *pdata = netdev_priv(dev);
1603 struct phy_device *phy_dev = pdata->phy_dev;
1604 unsigned long flags;
1609 regs->version = pdata->idrev;
1610 for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
1611 data[j++] = smsc911x_reg_read(pdata, i);
1613 for (i = MAC_CR; i <= WUCSR; i++) {
1614 spin_lock_irqsave(&pdata->mac_lock, flags);
1615 data[j++] = smsc911x_mac_read(pdata, i);
1616 spin_unlock_irqrestore(&pdata->mac_lock, flags);
1619 for (i = 0; i <= 31; i++)
1620 data[j++] = smsc911x_mii_read(phy_dev->bus, phy_dev->addr, i);
1623 static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
1625 unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
1626 temp &= ~GPIO_CFG_EEPR_EN_;
1627 smsc911x_reg_write(pdata, GPIO_CFG, temp);
1631 static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
1636 SMSC_TRACE(DRV, "op 0x%08x", op);
1637 if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
1638 SMSC_WARNING(DRV, "Busy at start");
1642 e2cmd = op | E2P_CMD_EPC_BUSY_;
1643 smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
1647 e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
1648 } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (--timeout));
1651 SMSC_TRACE(DRV, "TIMED OUT");
1655 if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
1656 SMSC_TRACE(DRV, "Error occured during eeprom operation");
1663 static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
1664 u8 address, u8 *data)
1666 u32 op = E2P_CMD_EPC_CMD_READ_ | address;
1669 SMSC_TRACE(DRV, "address 0x%x", address);
1670 ret = smsc911x_eeprom_send_cmd(pdata, op);
1673 data[address] = smsc911x_reg_read(pdata, E2P_DATA);
1678 static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
1679 u8 address, u8 data)
1681 u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
1685 SMSC_TRACE(DRV, "address 0x%x, data 0x%x", address, data);
1686 ret = smsc911x_eeprom_send_cmd(pdata, op);
1689 op = E2P_CMD_EPC_CMD_WRITE_ | address;
1690 smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
1692 /* Workaround for hardware read-after-write restriction */
1693 temp = smsc911x_reg_read(pdata, BYTE_TEST);
1695 ret = smsc911x_eeprom_send_cmd(pdata, op);
1701 static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
1703 return SMSC911X_EEPROM_SIZE;
1706 static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
1707 struct ethtool_eeprom *eeprom, u8 *data)
1709 struct smsc911x_data *pdata = netdev_priv(dev);
1710 u8 eeprom_data[SMSC911X_EEPROM_SIZE];
1714 smsc911x_eeprom_enable_access(pdata);
1716 len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
1717 for (i = 0; i < len; i++) {
1718 int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
1725 memcpy(data, &eeprom_data[eeprom->offset], len);
1730 static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
1731 struct ethtool_eeprom *eeprom, u8 *data)
1734 struct smsc911x_data *pdata = netdev_priv(dev);
1736 smsc911x_eeprom_enable_access(pdata);
1737 smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
1738 ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
1739 smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
1741 /* Single byte write, according to man page */
1747 static const struct ethtool_ops smsc911x_ethtool_ops = {
1748 .get_settings = smsc911x_ethtool_getsettings,
1749 .set_settings = smsc911x_ethtool_setsettings,
1750 .get_link = ethtool_op_get_link,
1751 .get_drvinfo = smsc911x_ethtool_getdrvinfo,
1752 .nway_reset = smsc911x_ethtool_nwayreset,
1753 .get_msglevel = smsc911x_ethtool_getmsglevel,
1754 .set_msglevel = smsc911x_ethtool_setmsglevel,
1755 .get_regs_len = smsc911x_ethtool_getregslen,
1756 .get_regs = smsc911x_ethtool_getregs,
1757 .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
1758 .get_eeprom = smsc911x_ethtool_get_eeprom,
1759 .set_eeprom = smsc911x_ethtool_set_eeprom,
1762 static const struct net_device_ops smsc911x_netdev_ops = {
1763 .ndo_open = smsc911x_open,
1764 .ndo_stop = smsc911x_stop,
1765 .ndo_start_xmit = smsc911x_hard_start_xmit,
1766 .ndo_get_stats = smsc911x_get_stats,
1767 .ndo_set_multicast_list = smsc911x_set_multicast_list,
1768 .ndo_do_ioctl = smsc911x_do_ioctl,
1769 .ndo_validate_addr = eth_validate_addr,
1770 .ndo_set_mac_address = smsc911x_set_mac_address,
1771 #ifdef CONFIG_NET_POLL_CONTROLLER
1772 .ndo_poll_controller = smsc911x_poll_controller,
1776 /* copies the current mac address from hardware to dev->dev_addr */
1777 static void __devinit smsc911x_read_mac_address(struct net_device *dev)
1779 struct smsc911x_data *pdata = netdev_priv(dev);
1780 u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
1781 u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
1783 dev->dev_addr[0] = (u8)(mac_low32);
1784 dev->dev_addr[1] = (u8)(mac_low32 >> 8);
1785 dev->dev_addr[2] = (u8)(mac_low32 >> 16);
1786 dev->dev_addr[3] = (u8)(mac_low32 >> 24);
1787 dev->dev_addr[4] = (u8)(mac_high16);
1788 dev->dev_addr[5] = (u8)(mac_high16 >> 8);
1791 /* Initializing private device structures, only called from probe */
1792 static int __devinit smsc911x_init(struct net_device *dev)
1794 struct smsc911x_data *pdata = netdev_priv(dev);
1795 unsigned int byte_test;
1797 SMSC_TRACE(PROBE, "Driver Parameters:");
1798 SMSC_TRACE(PROBE, "LAN base: 0x%08lX",
1799 (unsigned long)pdata->ioaddr);
1800 SMSC_TRACE(PROBE, "IRQ: %d", dev->irq);
1801 SMSC_TRACE(PROBE, "PHY will be autodetected.");
1803 spin_lock_init(&pdata->dev_lock);
1805 if (pdata->ioaddr == 0) {
1806 SMSC_WARNING(PROBE, "pdata->ioaddr: 0x00000000");
1810 /* Check byte ordering */
1811 byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
1812 SMSC_TRACE(PROBE, "BYTE_TEST: 0x%08X", byte_test);
1813 if (byte_test == 0x43218765) {
1814 SMSC_TRACE(PROBE, "BYTE_TEST looks swapped, "
1815 "applying WORD_SWAP");
1816 smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
1818 /* 1 dummy read of BYTE_TEST is needed after a write to
1819 * WORD_SWAP before its contents are valid */
1820 byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
1822 byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
1825 if (byte_test != 0x87654321) {
1826 SMSC_WARNING(DRV, "BYTE_TEST: 0x%08X", byte_test);
1827 if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
1829 "top 16 bits equal to bottom 16 bits");
1830 SMSC_TRACE(PROBE, "This may mean the chip is set "
1831 "for 32 bit while the bus is reading 16 bit");
1836 /* Default generation to zero (all workarounds apply) */
1837 pdata->generation = 0;
1839 pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
1840 switch (pdata->idrev & 0xFFFF0000) {
1845 /* LAN911[5678] family */
1846 pdata->generation = pdata->idrev & 0x0000FFFF;
1853 /* LAN921[5678] family */
1854 pdata->generation = 3;
1861 /* LAN9210/LAN9211/LAN9220/LAN9221 */
1862 pdata->generation = 4;
1866 SMSC_WARNING(PROBE, "LAN911x not identified, idrev: 0x%08X",
1871 SMSC_TRACE(PROBE, "LAN911x identified, idrev: 0x%08X, generation: %d",
1872 pdata->idrev, pdata->generation);
1874 if (pdata->generation == 0)
1876 "This driver is not intended for this chip revision");
1878 /* workaround for platforms without an eeprom, where the mac address
1879 * is stored elsewhere and set by the bootloader. This saves the
1880 * mac address before resetting the device */
1881 if (pdata->config.flags & SMSC911X_SAVE_MAC_ADDRESS)
1882 smsc911x_read_mac_address(dev);
1884 /* Reset the LAN911x */
1885 if (smsc911x_soft_reset(pdata))
1888 /* Disable all interrupt sources until we bring the device up */
1889 smsc911x_reg_write(pdata, INT_EN, 0);
1892 dev->flags |= IFF_MULTICAST;
1893 netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
1894 dev->netdev_ops = &smsc911x_netdev_ops;
1895 dev->ethtool_ops = &smsc911x_ethtool_ops;
1900 static int __devexit smsc911x_drv_remove(struct platform_device *pdev)
1902 struct net_device *dev;
1903 struct smsc911x_data *pdata;
1904 struct resource *res;
1906 dev = platform_get_drvdata(pdev);
1908 pdata = netdev_priv(dev);
1910 BUG_ON(!pdata->ioaddr);
1911 BUG_ON(!pdata->phy_dev);
1913 SMSC_TRACE(IFDOWN, "Stopping driver.");
1915 phy_disconnect(pdata->phy_dev);
1916 pdata->phy_dev = NULL;
1917 mdiobus_unregister(pdata->mii_bus);
1918 mdiobus_free(pdata->mii_bus);
1920 platform_set_drvdata(pdev, NULL);
1921 unregister_netdev(dev);
1922 free_irq(dev->irq, dev);
1923 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1926 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1928 release_mem_region(res->start, res->end - res->start);
1930 iounmap(pdata->ioaddr);
1937 static int __devinit smsc911x_drv_probe(struct platform_device *pdev)
1939 struct net_device *dev;
1940 struct smsc911x_data *pdata;
1941 struct smsc911x_platform_config *config = pdev->dev.platform_data;
1942 struct resource *res, *irq_res;
1943 unsigned int intcfg = 0;
1944 int res_size, irq_flags;
1947 pr_info("%s: Driver version %s.\n", SMSC_CHIPNAME, SMSC_DRV_VERSION);
1949 /* platform data specifies irq & dynamic bus configuration */
1950 if (!pdev->dev.platform_data) {
1951 pr_warning("%s: platform_data not provided\n", SMSC_CHIPNAME);
1956 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1959 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1961 pr_warning("%s: Could not allocate resource.\n",
1966 res_size = res->end - res->start;
1968 irq_res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1970 pr_warning("%s: Could not allocate irq resource.\n",
1976 if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
1981 dev = alloc_etherdev(sizeof(struct smsc911x_data));
1983 pr_warning("%s: Could not allocate device.\n", SMSC_CHIPNAME);
1985 goto out_release_io_1;
1988 SET_NETDEV_DEV(dev, &pdev->dev);
1990 pdata = netdev_priv(dev);
1992 dev->irq = irq_res->start;
1993 irq_flags = irq_res->flags & IRQF_TRIGGER_MASK;
1994 pdata->ioaddr = ioremap_nocache(res->start, res_size);
1996 /* copy config parameters across to pdata */
1997 memcpy(&pdata->config, config, sizeof(pdata->config));
2000 pdata->msg_enable = ((1 << debug) - 1);
2002 if (pdata->ioaddr == NULL) {
2004 "Error smsc911x base address invalid");
2006 goto out_free_netdev_2;
2009 retval = smsc911x_init(dev);
2011 goto out_unmap_io_3;
2013 /* configure irq polarity and type before connecting isr */
2014 if (pdata->config.irq_polarity == SMSC911X_IRQ_POLARITY_ACTIVE_HIGH)
2015 intcfg |= INT_CFG_IRQ_POL_;
2017 if (pdata->config.irq_type == SMSC911X_IRQ_TYPE_PUSH_PULL)
2018 intcfg |= INT_CFG_IRQ_TYPE_;
2020 smsc911x_reg_write(pdata, INT_CFG, intcfg);
2022 /* Ensure interrupts are globally disabled before connecting ISR */
2023 smsc911x_reg_write(pdata, INT_EN, 0);
2024 smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
2026 retval = request_irq(dev->irq, smsc911x_irqhandler,
2027 irq_flags | IRQF_SHARED, dev->name, dev);
2030 "Unable to claim requested irq: %d", dev->irq);
2031 goto out_unmap_io_3;
2034 platform_set_drvdata(pdev, dev);
2036 retval = register_netdev(dev);
2039 "Error %i registering device", retval);
2040 goto out_unset_drvdata_4;
2042 SMSC_TRACE(PROBE, "Network interface: \"%s\"", dev->name);
2045 spin_lock_init(&pdata->mac_lock);
2047 retval = smsc911x_mii_init(pdev, dev);
2050 "Error %i initialising mii", retval);
2051 goto out_unregister_netdev_5;
2054 spin_lock_irq(&pdata->mac_lock);
2056 /* Check if mac address has been specified when bringing interface up */
2057 if (is_valid_ether_addr(dev->dev_addr)) {
2058 smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
2059 SMSC_TRACE(PROBE, "MAC Address is specified by configuration");
2061 /* Try reading mac address from device. if EEPROM is present
2062 * it will already have been set */
2063 smsc911x_read_mac_address(dev);
2065 if (is_valid_ether_addr(dev->dev_addr)) {
2066 /* eeprom values are valid so use them */
2068 "Mac Address is read from LAN911x EEPROM");
2070 /* eeprom values are invalid, generate random MAC */
2071 random_ether_addr(dev->dev_addr);
2072 smsc911x_set_hw_mac_address(pdata, dev->dev_addr);
2074 "MAC Address is set to random_ether_addr");
2078 spin_unlock_irq(&pdata->mac_lock);
2080 dev_info(&dev->dev, "MAC Address: %pM\n", dev->dev_addr);
2084 out_unregister_netdev_5:
2085 unregister_netdev(dev);
2086 out_unset_drvdata_4:
2087 platform_set_drvdata(pdev, NULL);
2088 free_irq(dev->irq, dev);
2090 iounmap(pdata->ioaddr);
2094 release_mem_region(res->start, res->end - res->start);
2099 static struct platform_driver smsc911x_driver = {
2100 .probe = smsc911x_drv_probe,
2101 .remove = smsc911x_drv_remove,
2103 .name = SMSC_CHIPNAME,
2107 /* Entry point for loading the module */
2108 static int __init smsc911x_init_module(void)
2110 return platform_driver_register(&smsc911x_driver);
2113 /* entry point for unloading the module */
2114 static void __exit smsc911x_cleanup_module(void)
2116 platform_driver_unregister(&smsc911x_driver);
2119 module_init(smsc911x_init_module);
2120 module_exit(smsc911x_cleanup_module);