2 * linux/arch/arm/mach-versatile/pci.c
4 * (C) Copyright Koninklijke Philips Electronics NV 2004. All rights reserved.
5 * You can redistribute and/or modify this software under the terms of version 2
6 * of the GNU General Public License as published by the Free Software Foundation.
7 * THIS SOFTWARE IS PROVIDED "AS IS" WITHOUT ANY WARRANTY; WITHOUT EVEN THE IMPLIED
8 * WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. See the GNU
9 * General Public License for more details.
10 * Koninklijke Philips Electronics nor its subsidiaries is obligated to provide any support for this software.
12 * ARM Versatile PCI driver.
14 * 14/04/2005 Initial version, colin.king@philips.com
17 #include <linux/kernel.h>
18 #include <linux/pci.h>
19 #include <linux/ptrace.h>
20 #include <linux/slab.h>
21 #include <linux/ioport.h>
22 #include <linux/interrupt.h>
23 #include <linux/spinlock.h>
24 #include <linux/init.h>
26 #include <asm/hardware.h>
29 #include <asm/system.h>
30 #include <asm/mach/pci.h>
33 * these spaces are mapped using the following base registers:
35 * Usage Local Bus Memory Base/Map registers used
37 * Mem 50000000 - 5FFFFFFF LB_BASE0/LB_MAP0, non prefetch
38 * Mem 60000000 - 6FFFFFFF LB_BASE1/LB_MAP1, prefetch
39 * IO 44000000 - 4FFFFFFF LB_BASE2/LB_MAP2, IO
40 * Cfg 42000000 - 42FFFFFF PCI config
43 #define __IO_ADDRESS(n) ((void __iomem *)(unsigned long)IO_ADDRESS(n))
44 #define SYS_PCICTL __IO_ADDRESS(VERSATILE_SYS_PCICTL)
45 #define PCI_IMAP0 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x0)
46 #define PCI_IMAP1 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x4)
47 #define PCI_IMAP2 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x8)
48 #define PCI_SMAP0 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x10)
49 #define PCI_SMAP1 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x14)
50 #define PCI_SMAP2 __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0x18)
51 #define PCI_SELFID __IO_ADDRESS(VERSATILE_PCI_CORE_BASE+0xc)
53 #define DEVICE_ID_OFFSET 0x00
54 #define CSR_OFFSET 0x04
55 #define CLASS_ID_OFFSET 0x08
57 #define VP_PCI_DEVICE_ID 0x030010ee
58 #define VP_PCI_CLASS_ID 0x0b400000
60 static unsigned long pci_slot_ignore = 0;
62 static int __init versatile_pci_slot_ignore(char *str)
67 while ((retval = get_option(&str,&slot))) {
68 if ((slot < 0) || (slot > 31)) {
69 printk("Illegal slot value: %d\n",slot);
71 pci_slot_ignore |= (1 << slot);
77 __setup("pci_slot_ignore=", versatile_pci_slot_ignore);
80 static void __iomem *__pci_addr(struct pci_bus *bus,
81 unsigned int devfn, int offset)
83 unsigned int busnr = bus->number;
86 * Trap out illegal values
95 return VERSATILE_PCI_CFG_VIRT_BASE + ((busnr << 16) |
96 (PCI_SLOT(devfn) << 11) | (PCI_FUNC(devfn) << 8) | offset);
99 static int versatile_read_config(struct pci_bus *bus, unsigned int devfn, int where,
102 void __iomem *addr = __pci_addr(bus, devfn, where & ~3);
104 int slot = PCI_SLOT(devfn);
106 if (pci_slot_ignore & (1 << slot)) {
107 /* Ignore this slot */
121 v = __raw_readb(addr);
125 v = __raw_readl(addr);
126 if (where & 2) v >>= 16;
131 v = __raw_readl(addr);
137 return PCIBIOS_SUCCESSFUL;
140 static int versatile_write_config(struct pci_bus *bus, unsigned int devfn, int where,
143 void __iomem *addr = __pci_addr(bus, devfn, where);
144 int slot = PCI_SLOT(devfn);
146 if (pci_slot_ignore & (1 << slot)) {
147 return PCIBIOS_SUCCESSFUL;
152 __raw_writeb((u8)val, addr);
156 __raw_writew((u16)val, addr);
160 __raw_writel(val, addr);
164 return PCIBIOS_SUCCESSFUL;
167 static struct pci_ops pci_versatile_ops = {
168 .read = versatile_read_config,
169 .write = versatile_write_config,
172 static struct resource io_mem = {
173 .name = "PCI I/O space",
174 .start = VERSATILE_PCI_MEM_BASE0,
175 .end = VERSATILE_PCI_MEM_BASE0+VERSATILE_PCI_MEM_BASE0_SIZE-1,
176 .flags = IORESOURCE_IO,
179 static struct resource non_mem = {
180 .name = "PCI non-prefetchable",
181 .start = VERSATILE_PCI_MEM_BASE1,
182 .end = VERSATILE_PCI_MEM_BASE1+VERSATILE_PCI_MEM_BASE1_SIZE-1,
183 .flags = IORESOURCE_MEM,
186 static struct resource pre_mem = {
187 .name = "PCI prefetchable",
188 .start = VERSATILE_PCI_MEM_BASE2,
189 .end = VERSATILE_PCI_MEM_BASE2+VERSATILE_PCI_MEM_BASE2_SIZE-1,
190 .flags = IORESOURCE_MEM | IORESOURCE_PREFETCH,
193 static int __init pci_versatile_setup_resources(struct resource **resource)
197 ret = request_resource(&iomem_resource, &io_mem);
199 printk(KERN_ERR "PCI: unable to allocate I/O "
200 "memory region (%d)\n", ret);
203 ret = request_resource(&iomem_resource, &non_mem);
205 printk(KERN_ERR "PCI: unable to allocate non-prefetchable "
206 "memory region (%d)\n", ret);
209 ret = request_resource(&iomem_resource, &pre_mem);
211 printk(KERN_ERR "PCI: unable to allocate prefetchable "
212 "memory region (%d)\n", ret);
213 goto release_non_mem;
217 * bus->resource[0] is the IO resource for this bus
218 * bus->resource[1] is the mem resource for this bus
219 * bus->resource[2] is the prefetch mem resource for this bus
221 resource[0] = &io_mem;
222 resource[1] = &non_mem;
223 resource[2] = &pre_mem;
228 release_resource(&non_mem);
230 release_resource(&io_mem);
235 int __init pci_versatile_setup(int nr, struct pci_sys_data *sys)
241 void __iomem *local_pci_cfg_base;
243 val = __raw_readl(SYS_PCICTL);
245 printk("Not plugged into PCI backplane!\n");
252 ret = pci_versatile_setup_resources(sys->resource);
254 printk("pci_versatile_setup: resources... oops?\n");
258 printk("pci_versatile_setup: resources... nr == 0??\n");
263 * We need to discover the PCI core first to configure itself
264 * before the main PCI probing is performed
267 if ((__raw_readl(VERSATILE_PCI_VIRT_BASE+(i<<11)+DEVICE_ID_OFFSET) == VP_PCI_DEVICE_ID) &&
268 (__raw_readl(VERSATILE_PCI_VIRT_BASE+(i<<11)+CLASS_ID_OFFSET) == VP_PCI_CLASS_ID)) {
274 printk("Cannot find PCI core!\n");
279 printk("PCI core found (slot %d)\n",myslot);
281 __raw_writel(myslot, PCI_SELFID);
282 local_pci_cfg_base = VERSATILE_PCI_CFG_VIRT_BASE + (myslot << 11);
284 val = __raw_readl(local_pci_cfg_base + CSR_OFFSET);
285 val |= PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | PCI_COMMAND_INVALIDATE;
286 __raw_writel(val, local_pci_cfg_base + CSR_OFFSET);
289 * Configure the PCI inbound memory windows to be 1:1 mapped to SDRAM
291 __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_0);
292 __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_1);
293 __raw_writel(PHYS_OFFSET, local_pci_cfg_base + PCI_BASE_ADDRESS_2);
296 * Do not to map Versatile FPGA PCI device into memory space
298 pci_slot_ignore |= (1 << myslot);
306 struct pci_bus *pci_versatile_scan_bus(int nr, struct pci_sys_data *sys)
308 return pci_scan_bus(sys->busnr, &pci_versatile_ops, sys);
311 void __init pci_versatile_preinit(void)
313 __raw_writel(VERSATILE_PCI_MEM_BASE0 >> 28, PCI_IMAP0);
314 __raw_writel(VERSATILE_PCI_MEM_BASE1 >> 28, PCI_IMAP1);
315 __raw_writel(VERSATILE_PCI_MEM_BASE2 >> 28, PCI_IMAP2);
317 __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP0);
318 __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP1);
319 __raw_writel(PHYS_OFFSET >> 28, PCI_SMAP2);
321 __raw_writel(1, SYS_PCICTL);
325 * map the specified device/slot/pin to an IRQ. Different backplanes may need to modify this.
327 static int __init versatile_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
330 int devslot = PCI_SLOT(dev->devfn);
338 irq = 27 + ((slot + pin - 1) & 3);
340 printk("PCI map irq: slot %d, pin %d, devslot %d, irq: %d\n",slot,pin,devslot,irq);
345 static struct hw_pci versatile_pci __initdata = {
347 .map_irq = versatile_map_irq,
349 .setup = pci_versatile_setup,
350 .scan = pci_versatile_scan_bus,
351 .preinit = pci_versatile_preinit,
354 static int __init versatile_pci_init(void)
356 pci_common_init(&versatile_pci);
360 subsys_initcall(versatile_pci_init);