2 * arch/xtensa/kernel/coprocessor.S
4 * Xtensa processor configuration-specific table of coprocessor and
5 * other custom register layout information.
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
11 * Copyright (C) 2003 - 2007 Tensilica Inc.
15 #include <linux/linkage.h>
16 #include <asm/asm-offsets.h>
17 #include <asm/processor.h>
18 #include <asm/coprocessor.h>
19 #include <asm/thread_info.h>
20 #include <asm/uaccess.h>
21 #include <asm/unistd.h>
22 #include <asm/ptrace.h>
23 #include <asm/current.h>
24 #include <asm/pgtable.h>
26 #include <asm/signal.h>
27 #include <asm/tlbflush.h>
32 * a0: trashed, original value saved on stack (PT_AREG0)
34 * a2: new stack pointer, original in DEPC
36 * depc: a2, original value saved on stack (PT_DEPC)
39 * PT_DEPC >= VALID_DOUBLE_EXCEPTION_ADDRESS: double exception, DEPC
40 * < VALID_DOUBLE_EXCEPTION_ADDRESS: regular exception
43 /* IO protection is currently unsupported. */
45 ENTRY(fast_io_protect)
47 movi a0, unrecoverable_exception
50 #if XTENSA_HAVE_COPROCESSORS
53 * Macros for lazy context switch.
56 #define SAVE_CP_REGS(x) \
58 .Lsave_cp_regs_cp##x: \
59 .if XTENSA_HAVE_COPROCESSOR(x); \
60 xchal_cp##x##_store a2 a4 a5 a6 a7; \
64 #define SAVE_CP_REGS_TAB(x) \
65 .if XTENSA_HAVE_COPROCESSOR(x); \
66 .long .Lsave_cp_regs_cp##x - .Lsave_cp_regs_jump_table; \
70 .long THREAD_XTREGS_CP##x
73 #define LOAD_CP_REGS(x) \
75 .Lload_cp_regs_cp##x: \
76 .if XTENSA_HAVE_COPROCESSOR(x); \
77 xchal_cp##x##_load a2 a4 a5 a6 a7; \
81 #define LOAD_CP_REGS_TAB(x) \
82 .if XTENSA_HAVE_COPROCESSOR(x); \
83 .long .Lload_cp_regs_cp##x - .Lload_cp_regs_jump_table; \
87 .long THREAD_XTREGS_CP##x
108 .Lsave_cp_regs_jump_table:
118 .Lload_cp_regs_jump_table:
129 * coprocessor_save(buffer, index)
131 * coprocessor_load(buffer, index)
134 * Save or load coprocessor registers for coprocessor 'index'.
135 * The register values are saved to or loaded from them 'buffer' address.
137 * Note that these functions don't update the coprocessor_owner information!
141 ENTRY(coprocessor_save)
144 movi a0, .Lsave_cp_regs_jump_table
153 ENTRY(coprocessor_load)
156 movi a0, .Lload_cp_regs_jump_table
166 * coprocessor_flush(struct task_info*, index)
168 * coprocessor_restore(struct task_info*, index)
171 * Save or load coprocessor registers for coprocessor 'index'.
172 * The register values are saved to or loaded from the coprocessor area
173 * inside the task_info structure.
175 * Note that these functions don't update the coprocessor_owner information!
180 ENTRY(coprocessor_flush)
183 movi a0, .Lsave_cp_regs_jump_table
194 ENTRY(coprocessor_restore)
197 movi a0, .Lload_cp_regs_jump_table
211 * a0: trashed, original value saved on stack (PT_AREG0)
213 * a2: new stack pointer, original in DEPC
215 * depc: a2, original value saved on stack (PT_DEPC)
218 * PT_DEPC >= VALID_DOUBLE_EXCEPTION_ADDRESS: double exception, DEPC
219 * < VALID_DOUBLE_EXCEPTION_ADDRESS: regular exception
222 ENTRY(fast_coprocessor_double)
224 movi a0, unrecoverable_exception
228 ENTRY(fast_coprocessor)
230 /* Save remaining registers a1-a3 and SAR */
233 s32i a3, a2, PT_AREG3
235 s32i a1, a2, PT_AREG1
239 s32i a2, a1, PT_AREG2
242 * The hal macros require up to 4 temporary registers. We use a3..a6.
245 s32i a4, a1, PT_AREG4
246 s32i a5, a1, PT_AREG5
247 s32i a6, a1, PT_AREG6
249 /* Find coprocessor number. Subtract first CP EXCCAUSE from EXCCAUSE */
252 addi a3, a3, -EXCCAUSE_COPROCESSOR0_DISABLED
254 /* Set corresponding CPENABLE bit -> (sar:cp-index, a3: 1<<cp-index)*/
256 ssl a3 # SAR: 32 - coprocessor_number
264 /* Retrieve previous owner. (a3 still holds CP number) */
266 movi a0, coprocessor_owner # list of owners
267 addx4 a0, a3, a0 # entry for CP
270 beqz a4, 1f # skip 'save' if no previous owner
272 /* Disable coprocessor for previous owner. (a2 = 1 << CP number) */
274 l32i a5, a4, THREAD_CPENABLE
275 xor a5, a5, a2 # (1 << cp-id) still in a2
276 s32i a5, a4, THREAD_CPENABLE
279 * Get context save area and 'call' save routine.
280 * (a4 still holds previous owner (thread_info), a3 CP number)
283 movi a5, .Lsave_cp_regs_jump_table
284 movi a0, 2f # a0: 'return' address
285 addx8 a3, a3, a5 # a3: coprocessor number
286 l32i a2, a3, 4 # a2: xtregs offset
287 l32i a3, a3, 0 # a3: jump offset
289 add a4, a3, a5 # a4: address of save routine
292 /* Note that only a0 and a1 were preserved. */
295 addi a3, a3, -EXCCAUSE_COPROCESSOR0_DISABLED
296 movi a0, coprocessor_owner
299 /* Set new 'owner' (a0 points to the CP owner, a3 contains the CP nr) */
301 1: GET_THREAD_INFO (a4, a1)
304 /* Get context save area and 'call' load routine. */
306 movi a5, .Lload_cp_regs_jump_table
309 l32i a2, a3, 4 # a2: xtregs offset
310 l32i a3, a3, 0 # a3: jump offset
315 /* Restore all registers and return from exception handler. */
317 1: l32i a6, a1, PT_AREG6
318 l32i a5, a1, PT_AREG5
319 l32i a4, a1, PT_AREG4
322 l32i a3, a1, PT_AREG3
323 l32i a2, a1, PT_AREG2
325 l32i a0, a1, PT_AREG0
326 l32i a1, a1, PT_AREG1
331 ENTRY(coprocessor_owner)
332 .fill XCHAL_CP_MAX, 4, 0
334 #endif /* XTENSA_HAVE_COPROCESSORS */