2 * sata_sil.c - Silicon Image SATA
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * Copyright 2003-2005 Red Hat, Inc.
9 * Copyright 2003 Benjamin Herrenschmidt
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
30 * Documentation for SiI 3112:
31 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
33 * Other errata and documentation available under NDA.
37 #include <linux/kernel.h>
38 #include <linux/module.h>
39 #include <linux/pci.h>
40 #include <linux/init.h>
41 #include <linux/blkdev.h>
42 #include <linux/delay.h>
43 #include <linux/interrupt.h>
44 #include <linux/device.h>
45 #include <scsi/scsi_host.h>
46 #include <linux/libata.h>
48 #define DRV_NAME "sata_sil"
49 #define DRV_VERSION "1.0"
55 SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
56 SIL_FLAG_MOD15WRITE = (1 << 30),
58 SIL_DFL_HOST_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
77 SIL_MASK_IDE0_INT = (1 << 22),
78 SIL_MASK_IDE1_INT = (1 << 23),
79 SIL_MASK_IDE2_INT = (1 << 24),
80 SIL_MASK_IDE3_INT = (1 << 25),
81 SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
82 SIL_MASK_4PORT = SIL_MASK_2PORT |
83 SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
86 SIL_INTR_STEERING = (1 << 1),
88 SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
89 SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
90 SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
91 SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
92 SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
93 SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
94 SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
95 SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
96 SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
97 SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
100 SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
105 SIL_QUIRK_MOD15WRITE = (1 << 0),
106 SIL_QUIRK_UDMA5MAX = (1 << 1),
109 static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
110 static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
111 static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
112 static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
113 static void sil_post_set_mode (struct ata_port *ap);
114 static irqreturn_t sil_interrupt(int irq, void *dev_instance,
115 struct pt_regs *regs);
116 static void sil_freeze(struct ata_port *ap);
117 static void sil_thaw(struct ata_port *ap);
120 static const struct pci_device_id sil_pci_tbl[] = {
121 { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
122 { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
123 { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 },
124 { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
125 { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
126 { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
127 { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
128 { } /* terminate list */
132 /* TODO firmware versions should be added - eric */
133 static const struct sil_drivelist {
134 const char * product;
136 } sil_blacklist [] = {
137 { "ST320012AS", SIL_QUIRK_MOD15WRITE },
138 { "ST330013AS", SIL_QUIRK_MOD15WRITE },
139 { "ST340017AS", SIL_QUIRK_MOD15WRITE },
140 { "ST360015AS", SIL_QUIRK_MOD15WRITE },
141 { "ST380013AS", SIL_QUIRK_MOD15WRITE },
142 { "ST380023AS", SIL_QUIRK_MOD15WRITE },
143 { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
144 { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
145 { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
146 { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
147 { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
148 { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
149 { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
150 { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
151 { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
152 { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
156 static struct pci_driver sil_pci_driver = {
158 .id_table = sil_pci_tbl,
159 .probe = sil_init_one,
160 .remove = ata_pci_remove_one,
163 static struct scsi_host_template sil_sht = {
164 .module = THIS_MODULE,
166 .ioctl = ata_scsi_ioctl,
167 .queuecommand = ata_scsi_queuecmd,
168 .can_queue = ATA_DEF_QUEUE,
169 .this_id = ATA_SHT_THIS_ID,
170 .sg_tablesize = LIBATA_MAX_PRD,
171 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
172 .emulated = ATA_SHT_EMULATED,
173 .use_clustering = ATA_SHT_USE_CLUSTERING,
174 .proc_name = DRV_NAME,
175 .dma_boundary = ATA_DMA_BOUNDARY,
176 .slave_configure = ata_scsi_slave_config,
177 .slave_destroy = ata_scsi_slave_destroy,
178 .bios_param = ata_std_bios_param,
181 static const struct ata_port_operations sil_ops = {
182 .port_disable = ata_port_disable,
183 .dev_config = sil_dev_config,
184 .tf_load = ata_tf_load,
185 .tf_read = ata_tf_read,
186 .check_status = ata_check_status,
187 .exec_command = ata_exec_command,
188 .dev_select = ata_std_dev_select,
189 .probe_reset = ata_std_probe_reset,
190 .post_set_mode = sil_post_set_mode,
191 .bmdma_setup = ata_bmdma_setup,
192 .bmdma_start = ata_bmdma_start,
193 .bmdma_stop = ata_bmdma_stop,
194 .bmdma_status = ata_bmdma_status,
195 .qc_prep = ata_qc_prep,
196 .qc_issue = ata_qc_issue_prot,
197 .data_xfer = ata_mmio_data_xfer,
198 .freeze = sil_freeze,
200 .error_handler = ata_bmdma_error_handler,
201 .post_internal_cmd = ata_bmdma_post_internal_cmd,
202 .irq_handler = sil_interrupt,
203 .irq_clear = ata_bmdma_irq_clear,
204 .scr_read = sil_scr_read,
205 .scr_write = sil_scr_write,
206 .port_start = ata_port_start,
207 .port_stop = ata_port_stop,
208 .host_stop = ata_pci_host_stop,
211 static const struct ata_port_info sil_port_info[] = {
215 .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_MOD15WRITE,
216 .pio_mask = 0x1f, /* pio0-4 */
217 .mwdma_mask = 0x07, /* mwdma0-2 */
218 .udma_mask = 0x3f, /* udma0-5 */
219 .port_ops = &sil_ops,
224 .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
225 .pio_mask = 0x1f, /* pio0-4 */
226 .mwdma_mask = 0x07, /* mwdma0-2 */
227 .udma_mask = 0x3f, /* udma0-5 */
228 .port_ops = &sil_ops,
233 .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
234 .pio_mask = 0x1f, /* pio0-4 */
235 .mwdma_mask = 0x07, /* mwdma0-2 */
236 .udma_mask = 0x3f, /* udma0-5 */
237 .port_ops = &sil_ops,
241 /* per-port register offsets */
242 /* TODO: we can probably calculate rather than use a table */
243 static const struct {
244 unsigned long tf; /* ATA taskfile register block */
245 unsigned long ctl; /* ATA control/altstatus register block */
246 unsigned long bmdma; /* DMA register block */
247 unsigned long bmdma2; /* DMA register block #2 */
248 unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
249 unsigned long scr; /* SATA control register block */
250 unsigned long sien; /* SATA Interrupt Enable register */
251 unsigned long xfer_mode;/* data transfer mode register */
252 unsigned long sfis_cfg; /* SATA FIS reception config register */
255 { 0x80, 0x8A, 0x00, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
256 { 0xC0, 0xCA, 0x08, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
257 { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
258 { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
262 MODULE_AUTHOR("Jeff Garzik");
263 MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
264 MODULE_LICENSE("GPL");
265 MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
266 MODULE_VERSION(DRV_VERSION);
268 static int slow_down = 0;
269 module_param(slow_down, int, 0444);
270 MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
273 static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
276 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
280 static void sil_post_set_mode (struct ata_port *ap)
282 struct ata_host_set *host_set = ap->host_set;
283 struct ata_device *dev;
285 host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
286 u32 tmp, dev_mode[2];
289 for (i = 0; i < 2; i++) {
290 dev = &ap->device[i];
291 if (!ata_dev_enabled(dev))
292 dev_mode[i] = 0; /* PIO0/1/2 */
293 else if (dev->flags & ATA_DFLAG_PIO)
294 dev_mode[i] = 1; /* PIO3/4 */
296 dev_mode[i] = 3; /* UDMA */
297 /* value 2 indicates MDMA */
301 tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
303 tmp |= (dev_mode[1] << 4);
305 readl(addr); /* flush */
308 static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
310 unsigned long offset = ap->ioaddr.scr_addr;
327 static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
329 void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
335 static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
337 void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
342 static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
344 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
347 if (unlikely(!qc || qc->tf.ctl & ATA_NIEN))
350 /* Check whether we are expecting interrupt in this state */
351 switch (ap->hsm_task_state) {
353 /* Some pre-ATAPI-4 devices assert INTRQ
354 * at this state when ready to receive CDB.
357 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
358 * The flag was turned on only for atapi devices.
359 * No need to check is_atapi_taskfile(&qc->tf) again.
361 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
365 if (qc->tf.protocol == ATA_PROT_DMA ||
366 qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
367 /* clear DMA-Start bit */
368 ap->ops->bmdma_stop(qc);
370 if (bmdma2 & SIL_DMA_ERROR) {
371 qc->err_mask |= AC_ERR_HOST_BUS;
372 ap->hsm_task_state = HSM_ST_ERR;
382 /* check main status, clearing INTRQ */
383 status = ata_chk_status(ap);
384 if (unlikely(status & ATA_BUSY))
387 /* ack bmdma irq events */
388 ata_bmdma_irq_clear(ap);
390 /* kick HSM in the ass */
391 ata_hsm_move(ap, qc, status, 0);
396 qc->err_mask |= AC_ERR_HSM;
401 static irqreturn_t sil_interrupt(int irq, void *dev_instance,
402 struct pt_regs *regs)
404 struct ata_host_set *host_set = dev_instance;
405 void __iomem *mmio_base = host_set->mmio_base;
409 spin_lock(&host_set->lock);
411 for (i = 0; i < host_set->n_ports; i++) {
412 struct ata_port *ap = host_set->ports[i];
413 u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
415 if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
418 if (!(bmdma2 & SIL_DMA_COMPLETE))
421 sil_host_intr(ap, bmdma2);
425 spin_unlock(&host_set->lock);
427 return IRQ_RETVAL(handled);
430 static void sil_freeze(struct ata_port *ap)
432 void __iomem *mmio_base = ap->host_set->mmio_base;
436 tmp = readl(mmio_base + SIL_SYSCFG);
437 tmp |= SIL_MASK_IDE0_INT << ap->port_no;
438 writel(tmp, mmio_base + SIL_SYSCFG);
439 readl(mmio_base + SIL_SYSCFG); /* flush */
442 static void sil_thaw(struct ata_port *ap)
444 void __iomem *mmio_base = ap->host_set->mmio_base;
449 ata_bmdma_irq_clear(ap);
452 tmp = readl(mmio_base + SIL_SYSCFG);
453 tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
454 writel(tmp, mmio_base + SIL_SYSCFG);
458 * sil_dev_config - Apply device/host-specific errata fixups
459 * @ap: Port containing device to be examined
460 * @dev: Device to be examined
462 * After the IDENTIFY [PACKET] DEVICE step is complete, and a
463 * device is known to be present, this function is called.
464 * We apply two errata fixups which are specific to Silicon Image,
465 * a Seagate and a Maxtor fixup.
467 * For certain Seagate devices, we must limit the maximum sectors
470 * For certain Maxtor devices, we must not program the drive
473 * Both fixups are unfairly pessimistic. As soon as I get more
474 * information on these errata, I will create a more exhaustive
475 * list, and apply the fixups to only the specific
476 * devices/hosts/firmwares that need it.
478 * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
479 * The Maxtor quirk is in the blacklist, but I'm keeping the original
480 * pessimistic fix for the following reasons...
481 * - There seems to be less info on it, only one device gleaned off the
482 * Windows driver, maybe only one is affected. More info would be greatly
484 * - But then again UDMA5 is hardly anything to complain about
486 static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
488 unsigned int n, quirks = 0;
489 unsigned char model_num[41];
491 ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num));
493 for (n = 0; sil_blacklist[n].product; n++)
494 if (!strcmp(sil_blacklist[n].product, model_num)) {
495 quirks = sil_blacklist[n].quirk;
499 /* limit requests to 15 sectors */
501 ((ap->flags & SIL_FLAG_MOD15WRITE) &&
502 (quirks & SIL_QUIRK_MOD15WRITE))) {
503 ata_dev_printk(dev, KERN_INFO, "applying Seagate errata fix "
504 "(mod15write workaround)\n");
505 dev->max_sectors = 15;
510 if (quirks & SIL_QUIRK_UDMA5MAX) {
511 ata_dev_printk(dev, KERN_INFO,
512 "applying Maxtor errata fix %s\n", model_num);
513 dev->udma_mask &= ATA_UDMA5;
518 static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
520 static int printed_version;
521 struct ata_probe_ent *probe_ent = NULL;
523 void __iomem *mmio_base;
526 int pci_dev_busy = 0;
530 if (!printed_version++)
531 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
533 rc = pci_enable_device(pdev);
537 rc = pci_request_regions(pdev, DRV_NAME);
543 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
545 goto err_out_regions;
546 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
548 goto err_out_regions;
550 probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
551 if (probe_ent == NULL) {
553 goto err_out_regions;
556 INIT_LIST_HEAD(&probe_ent->node);
557 probe_ent->dev = pci_dev_to_dev(pdev);
558 probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
559 probe_ent->sht = sil_port_info[ent->driver_data].sht;
560 probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
561 probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
562 probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
563 probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
564 probe_ent->irq = pdev->irq;
565 probe_ent->irq_flags = SA_SHIRQ;
566 probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
568 mmio_base = pci_iomap(pdev, 5, 0);
569 if (mmio_base == NULL) {
571 goto err_out_free_ent;
574 probe_ent->mmio_base = mmio_base;
576 base = (unsigned long) mmio_base;
578 for (i = 0; i < probe_ent->n_ports; i++) {
579 probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
580 probe_ent->port[i].altstatus_addr =
581 probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
582 probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
583 probe_ent->port[i].scr_addr = base + sil_port[i].scr;
584 ata_std_ports(&probe_ent->port[i]);
587 /* Initialize FIFO PCI bus arbitration */
588 cls = sil_get_device_cache_line(pdev);
591 cls++; /* cls = (line_size/8)+1 */
592 for (i = 0; i < probe_ent->n_ports; i++)
593 writew(cls << 8 | cls,
594 mmio_base + sil_port[i].fifo_cfg);
596 dev_printk(KERN_WARNING, &pdev->dev,
597 "cache line size not set. Driver may not function\n");
599 /* Apply R_ERR on DMA activate FIS errata workaround */
600 if (probe_ent->host_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
603 for (i = 0, cnt = 0; i < probe_ent->n_ports; i++) {
604 tmp = readl(mmio_base + sil_port[i].sfis_cfg);
605 if ((tmp & 0x3) != 0x01)
608 dev_printk(KERN_INFO, &pdev->dev,
609 "Applying R_ERR on DMA activate "
611 writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
616 if (ent->driver_data == sil_3114) {
617 /* flip the magic "make 4 ports work" bit */
618 tmp = readl(mmio_base + sil_port[2].bmdma);
619 if ((tmp & SIL_INTR_STEERING) == 0)
620 writel(tmp | SIL_INTR_STEERING,
621 mmio_base + sil_port[2].bmdma);
624 /* mask all SATA phy-related interrupts */
625 /* TODO: unmask bit 6 (SError N bit) for hotplug */
626 for (i = 0; i < probe_ent->n_ports; i++)
627 writel(0, mmio_base + sil_port[i].sien);
629 pci_set_master(pdev);
631 /* FIXME: check ata_device_add return value */
632 ata_device_add(probe_ent);
640 pci_release_regions(pdev);
643 pci_disable_device(pdev);
647 static int __init sil_init(void)
649 return pci_module_init(&sil_pci_driver);
652 static void __exit sil_exit(void)
654 pci_unregister_driver(&sil_pci_driver);
658 module_init(sil_init);
659 module_exit(sil_exit);