1 /* i810_dma.c -- DMA support for the i810 -*- linux-c -*-
2 * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
4 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
5 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
15 * The above copyright notice and this permission notice (including the next
16 * paragraph) shall be included in all copies or substantial portions of the
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
25 * DEALINGS IN THE SOFTWARE.
27 * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
28 * Jeff Hartmann <jhartmann@valinux.com>
29 * Keith Whitwell <keith@tungstengraphics.com>
37 #include <linux/interrupt.h> /* For task queue support */
38 #include <linux/delay.h>
39 #include <linux/pagemap.h>
41 #define I810_BUF_FREE 2
42 #define I810_BUF_CLIENT 1
43 #define I810_BUF_HARDWARE 0
45 #define I810_BUF_UNMAPPED 0
46 #define I810_BUF_MAPPED 1
48 static struct drm_buf *i810_freelist_get(struct drm_device * dev)
50 struct drm_device_dma *dma = dev->dma;
54 /* Linear search might not be the best solution */
56 for (i = 0; i < dma->buf_count; i++) {
57 struct drm_buf *buf = dma->buflist[i];
58 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
59 /* In use is already a pointer */
60 used = cmpxchg(buf_priv->in_use, I810_BUF_FREE,
62 if (used == I810_BUF_FREE) {
69 /* This should only be called if the buffer is not sent to the hardware
70 * yet, the hardware updates in use for us once its on the ring buffer.
73 static int i810_freelist_put(struct drm_device * dev, struct drm_buf * buf)
75 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
78 /* In use is already a pointer */
79 used = cmpxchg(buf_priv->in_use, I810_BUF_CLIENT, I810_BUF_FREE);
80 if (used != I810_BUF_CLIENT) {
81 DRM_ERROR("Freeing buffer thats not in use : %d\n", buf->idx);
88 static int i810_mmap_buffers(struct file *filp, struct vm_area_struct *vma)
90 struct drm_file *priv = filp->private_data;
91 struct drm_device *dev;
92 drm_i810_private_t *dev_priv;
94 drm_i810_buf_priv_t *buf_priv;
97 dev = priv->head->dev;
98 dev_priv = dev->dev_private;
99 buf = dev_priv->mmap_buffer;
100 buf_priv = buf->dev_private;
102 vma->vm_flags |= (VM_IO | VM_DONTCOPY);
105 buf_priv->currently_mapped = I810_BUF_MAPPED;
108 if (io_remap_pfn_range(vma, vma->vm_start,
110 vma->vm_end - vma->vm_start, vma->vm_page_prot))
115 static const struct file_operations i810_buffer_fops = {
117 .release = drm_release,
119 .mmap = i810_mmap_buffers,
120 .fasync = drm_fasync,
123 static int i810_map_buffer(struct drm_buf * buf, struct file *filp)
125 struct drm_file *priv = filp->private_data;
126 struct drm_device *dev = priv->head->dev;
127 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
128 drm_i810_private_t *dev_priv = dev->dev_private;
129 const struct file_operations *old_fops;
132 if (buf_priv->currently_mapped == I810_BUF_MAPPED)
135 down_write(¤t->mm->mmap_sem);
136 old_fops = filp->f_op;
137 filp->f_op = &i810_buffer_fops;
138 dev_priv->mmap_buffer = buf;
139 buf_priv->virtual = (void *)do_mmap(filp, 0, buf->total,
140 PROT_READ | PROT_WRITE,
141 MAP_SHARED, buf->bus_address);
142 dev_priv->mmap_buffer = NULL;
143 filp->f_op = old_fops;
144 if (IS_ERR(buf_priv->virtual)) {
146 DRM_ERROR("mmap error\n");
147 retcode = PTR_ERR(buf_priv->virtual);
148 buf_priv->virtual = NULL;
150 up_write(¤t->mm->mmap_sem);
155 static int i810_unmap_buffer(struct drm_buf * buf)
157 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
160 if (buf_priv->currently_mapped != I810_BUF_MAPPED)
163 down_write(¤t->mm->mmap_sem);
164 retcode = do_munmap(current->mm,
165 (unsigned long)buf_priv->virtual,
166 (size_t) buf->total);
167 up_write(¤t->mm->mmap_sem);
169 buf_priv->currently_mapped = I810_BUF_UNMAPPED;
170 buf_priv->virtual = NULL;
175 static int i810_dma_get_buffer(struct drm_device * dev, drm_i810_dma_t * d,
179 drm_i810_buf_priv_t *buf_priv;
182 buf = i810_freelist_get(dev);
185 DRM_DEBUG("retcode=%d\n", retcode);
189 retcode = i810_map_buffer(buf, filp);
191 i810_freelist_put(dev, buf);
192 DRM_ERROR("mapbuf failed, retcode %d\n", retcode);
196 buf_priv = buf->dev_private;
198 d->request_idx = buf->idx;
199 d->request_size = buf->total;
200 d->virtual = buf_priv->virtual;
205 static int i810_dma_cleanup(struct drm_device * dev)
207 struct drm_device_dma *dma = dev->dma;
209 /* Make sure interrupts are disabled here because the uninstall ioctl
210 * may not have been called from userspace and after dev_private
211 * is freed, it's too late.
213 if (drm_core_check_feature(dev, DRIVER_HAVE_IRQ) && dev->irq_enabled)
214 drm_irq_uninstall(dev);
216 if (dev->dev_private) {
218 drm_i810_private_t *dev_priv =
219 (drm_i810_private_t *) dev->dev_private;
221 if (dev_priv->ring.virtual_start) {
222 drm_core_ioremapfree(&dev_priv->ring.map, dev);
224 if (dev_priv->hw_status_page) {
225 pci_free_consistent(dev->pdev, PAGE_SIZE,
226 dev_priv->hw_status_page,
227 dev_priv->dma_status_page);
228 /* Need to rewrite hardware status page */
229 I810_WRITE(0x02080, 0x1ffff000);
231 drm_free(dev->dev_private, sizeof(drm_i810_private_t),
233 dev->dev_private = NULL;
235 for (i = 0; i < dma->buf_count; i++) {
236 struct drm_buf *buf = dma->buflist[i];
237 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
239 if (buf_priv->kernel_virtual && buf->total)
240 drm_core_ioremapfree(&buf_priv->map, dev);
246 static int i810_wait_ring(struct drm_device * dev, int n)
248 drm_i810_private_t *dev_priv = dev->dev_private;
249 drm_i810_ring_buffer_t *ring = &(dev_priv->ring);
252 unsigned int last_head = I810_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
254 end = jiffies + (HZ * 3);
255 while (ring->space < n) {
256 ring->head = I810_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
257 ring->space = ring->head - (ring->tail + 8);
259 ring->space += ring->Size;
261 if (ring->head != last_head) {
262 end = jiffies + (HZ * 3);
263 last_head = ring->head;
267 if (time_before(end, jiffies)) {
268 DRM_ERROR("space: %d wanted %d\n", ring->space, n);
269 DRM_ERROR("lockup\n");
279 static void i810_kernel_lost_context(struct drm_device * dev)
281 drm_i810_private_t *dev_priv = dev->dev_private;
282 drm_i810_ring_buffer_t *ring = &(dev_priv->ring);
284 ring->head = I810_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
285 ring->tail = I810_READ(LP_RING + RING_TAIL);
286 ring->space = ring->head - (ring->tail + 8);
288 ring->space += ring->Size;
291 static int i810_freelist_init(struct drm_device * dev, drm_i810_private_t * dev_priv)
293 struct drm_device_dma *dma = dev->dma;
295 u32 *hw_status = (u32 *) (dev_priv->hw_status_page + my_idx);
298 if (dma->buf_count > 1019) {
299 /* Not enough space in the status page for the freelist */
303 for (i = 0; i < dma->buf_count; i++) {
304 struct drm_buf *buf = dma->buflist[i];
305 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
307 buf_priv->in_use = hw_status++;
308 buf_priv->my_use_idx = my_idx;
311 *buf_priv->in_use = I810_BUF_FREE;
313 buf_priv->map.offset = buf->bus_address;
314 buf_priv->map.size = buf->total;
315 buf_priv->map.type = _DRM_AGP;
316 buf_priv->map.flags = 0;
317 buf_priv->map.mtrr = 0;
319 drm_core_ioremap(&buf_priv->map, dev);
320 buf_priv->kernel_virtual = buf_priv->map.handle;
326 static int i810_dma_initialize(struct drm_device * dev,
327 drm_i810_private_t * dev_priv,
328 drm_i810_init_t * init)
330 drm_map_list_t *r_list;
331 memset(dev_priv, 0, sizeof(drm_i810_private_t));
333 list_for_each_entry(r_list, &dev->maplist, head) {
335 r_list->map->type == _DRM_SHM &&
336 r_list->map->flags & _DRM_CONTAINS_LOCK) {
337 dev_priv->sarea_map = r_list->map;
341 if (!dev_priv->sarea_map) {
342 dev->dev_private = (void *)dev_priv;
343 i810_dma_cleanup(dev);
344 DRM_ERROR("can not find sarea!\n");
347 dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
348 if (!dev_priv->mmio_map) {
349 dev->dev_private = (void *)dev_priv;
350 i810_dma_cleanup(dev);
351 DRM_ERROR("can not find mmio map!\n");
354 dev->agp_buffer_token = init->buffers_offset;
355 dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
356 if (!dev->agp_buffer_map) {
357 dev->dev_private = (void *)dev_priv;
358 i810_dma_cleanup(dev);
359 DRM_ERROR("can not find dma buffer map!\n");
363 dev_priv->sarea_priv = (drm_i810_sarea_t *)
364 ((u8 *) dev_priv->sarea_map->handle + init->sarea_priv_offset);
366 dev_priv->ring.Start = init->ring_start;
367 dev_priv->ring.End = init->ring_end;
368 dev_priv->ring.Size = init->ring_size;
370 dev_priv->ring.map.offset = dev->agp->base + init->ring_start;
371 dev_priv->ring.map.size = init->ring_size;
372 dev_priv->ring.map.type = _DRM_AGP;
373 dev_priv->ring.map.flags = 0;
374 dev_priv->ring.map.mtrr = 0;
376 drm_core_ioremap(&dev_priv->ring.map, dev);
378 if (dev_priv->ring.map.handle == NULL) {
379 dev->dev_private = (void *)dev_priv;
380 i810_dma_cleanup(dev);
381 DRM_ERROR("can not ioremap virtual address for"
383 return DRM_ERR(ENOMEM);
386 dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
388 dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
390 dev_priv->w = init->w;
391 dev_priv->h = init->h;
392 dev_priv->pitch = init->pitch;
393 dev_priv->back_offset = init->back_offset;
394 dev_priv->depth_offset = init->depth_offset;
395 dev_priv->front_offset = init->front_offset;
397 dev_priv->overlay_offset = init->overlay_offset;
398 dev_priv->overlay_physical = init->overlay_physical;
400 dev_priv->front_di1 = init->front_offset | init->pitch_bits;
401 dev_priv->back_di1 = init->back_offset | init->pitch_bits;
402 dev_priv->zi1 = init->depth_offset | init->pitch_bits;
404 /* Program Hardware Status Page */
405 dev_priv->hw_status_page =
406 pci_alloc_consistent(dev->pdev, PAGE_SIZE,
407 &dev_priv->dma_status_page);
408 if (!dev_priv->hw_status_page) {
409 dev->dev_private = (void *)dev_priv;
410 i810_dma_cleanup(dev);
411 DRM_ERROR("Can not allocate hardware status page\n");
414 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
415 DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
417 I810_WRITE(0x02080, dev_priv->dma_status_page);
418 DRM_DEBUG("Enabled hardware status page\n");
420 /* Now we need to init our freelist */
421 if (i810_freelist_init(dev, dev_priv) != 0) {
422 dev->dev_private = (void *)dev_priv;
423 i810_dma_cleanup(dev);
424 DRM_ERROR("Not enough space in the status page for"
428 dev->dev_private = (void *)dev_priv;
433 /* i810 DRM version 1.1 used a smaller init structure with different
434 * ordering of values than is currently used (drm >= 1.2). There is
435 * no defined way to detect the XFree version to correct this problem,
436 * however by checking using this procedure we can detect the correct
439 * #1 Read the Smaller init structure from user-space
440 * #2 Verify the overlay_physical is a valid physical address, or NULL
441 * If it isn't then we have a v1.1 client. Fix up params.
442 * If it is, then we have a 1.2 client... get the rest of the data.
444 static int i810_dma_init_compat(drm_i810_init_t * init, unsigned long arg)
447 /* Get v1.1 init data */
448 if (copy_from_user(init, (drm_i810_pre12_init_t __user *) arg,
449 sizeof(drm_i810_pre12_init_t))) {
453 if ((!init->overlay_physical) || (init->overlay_physical > 4096)) {
455 /* This is a v1.2 client, just get the v1.2 init data */
456 DRM_INFO("Using POST v1.2 init.\n");
457 if (copy_from_user(init, (drm_i810_init_t __user *) arg,
458 sizeof(drm_i810_init_t))) {
463 /* This is a v1.1 client, fix the params */
464 DRM_INFO("Using PRE v1.2 init.\n");
465 init->pitch_bits = init->h;
466 init->pitch = init->w;
467 init->h = init->overlay_physical;
468 init->w = init->overlay_offset;
469 init->overlay_physical = 0;
470 init->overlay_offset = 0;
476 static int i810_dma_init(struct inode *inode, struct file *filp,
477 unsigned int cmd, unsigned long arg)
479 struct drm_file *priv = filp->private_data;
480 struct drm_device *dev = priv->head->dev;
481 drm_i810_private_t *dev_priv;
482 drm_i810_init_t init;
485 /* Get only the init func */
487 (&init, (void __user *)arg, sizeof(drm_i810_init_func_t)))
492 /* This case is for backward compatibility. It
493 * handles XFree 4.1.0 and 4.2.0, and has to
494 * do some parameter checking as described below.
495 * It will someday go away.
497 retcode = i810_dma_init_compat(&init, arg);
501 dev_priv = drm_alloc(sizeof(drm_i810_private_t),
503 if (dev_priv == NULL)
505 retcode = i810_dma_initialize(dev, dev_priv, &init);
509 case I810_INIT_DMA_1_4:
510 DRM_INFO("Using v1.4 init.\n");
511 if (copy_from_user(&init, (drm_i810_init_t __user *) arg,
512 sizeof(drm_i810_init_t))) {
515 dev_priv = drm_alloc(sizeof(drm_i810_private_t),
517 if (dev_priv == NULL)
519 retcode = i810_dma_initialize(dev, dev_priv, &init);
522 case I810_CLEANUP_DMA:
523 DRM_INFO("DMA Cleanup\n");
524 retcode = i810_dma_cleanup(dev);
531 /* Most efficient way to verify state for the i810 is as it is
532 * emitted. Non-conformant state is silently dropped.
534 * Use 'volatile' & local var tmp to force the emitted values to be
535 * identical to the verified ones.
537 static void i810EmitContextVerified(struct drm_device * dev,
538 volatile unsigned int *code)
540 drm_i810_private_t *dev_priv = dev->dev_private;
545 BEGIN_LP_RING(I810_CTX_SETUP_SIZE);
547 OUT_RING(GFX_OP_COLOR_FACTOR);
548 OUT_RING(code[I810_CTXREG_CF1]);
550 OUT_RING(GFX_OP_STIPPLE);
551 OUT_RING(code[I810_CTXREG_ST1]);
553 for (i = 4; i < I810_CTX_SETUP_SIZE; i++) {
556 if ((tmp & (7 << 29)) == (3 << 29) &&
557 (tmp & (0x1f << 24)) < (0x1d << 24)) {
561 printk("constext state dropped!!!\n");
570 static void i810EmitTexVerified(struct drm_device * dev, volatile unsigned int *code)
572 drm_i810_private_t *dev_priv = dev->dev_private;
577 BEGIN_LP_RING(I810_TEX_SETUP_SIZE);
579 OUT_RING(GFX_OP_MAP_INFO);
580 OUT_RING(code[I810_TEXREG_MI1]);
581 OUT_RING(code[I810_TEXREG_MI2]);
582 OUT_RING(code[I810_TEXREG_MI3]);
584 for (i = 4; i < I810_TEX_SETUP_SIZE; i++) {
587 if ((tmp & (7 << 29)) == (3 << 29) &&
588 (tmp & (0x1f << 24)) < (0x1d << 24)) {
592 printk("texture state dropped!!!\n");
601 /* Need to do some additional checking when setting the dest buffer.
603 static void i810EmitDestVerified(struct drm_device * dev,
604 volatile unsigned int *code)
606 drm_i810_private_t *dev_priv = dev->dev_private;
610 BEGIN_LP_RING(I810_DEST_SETUP_SIZE + 2);
612 tmp = code[I810_DESTREG_DI1];
613 if (tmp == dev_priv->front_di1 || tmp == dev_priv->back_di1) {
614 OUT_RING(CMD_OP_DESTBUFFER_INFO);
617 DRM_DEBUG("bad di1 %x (allow %x or %x)\n",
618 tmp, dev_priv->front_di1, dev_priv->back_di1);
622 OUT_RING(CMD_OP_Z_BUFFER_INFO);
623 OUT_RING(dev_priv->zi1);
625 OUT_RING(GFX_OP_DESTBUFFER_VARS);
626 OUT_RING(code[I810_DESTREG_DV1]);
628 OUT_RING(GFX_OP_DRAWRECT_INFO);
629 OUT_RING(code[I810_DESTREG_DR1]);
630 OUT_RING(code[I810_DESTREG_DR2]);
631 OUT_RING(code[I810_DESTREG_DR3]);
632 OUT_RING(code[I810_DESTREG_DR4]);
638 static void i810EmitState(struct drm_device * dev)
640 drm_i810_private_t *dev_priv = dev->dev_private;
641 drm_i810_sarea_t *sarea_priv = dev_priv->sarea_priv;
642 unsigned int dirty = sarea_priv->dirty;
644 DRM_DEBUG("%s %x\n", __FUNCTION__, dirty);
646 if (dirty & I810_UPLOAD_BUFFERS) {
647 i810EmitDestVerified(dev, sarea_priv->BufferState);
648 sarea_priv->dirty &= ~I810_UPLOAD_BUFFERS;
651 if (dirty & I810_UPLOAD_CTX) {
652 i810EmitContextVerified(dev, sarea_priv->ContextState);
653 sarea_priv->dirty &= ~I810_UPLOAD_CTX;
656 if (dirty & I810_UPLOAD_TEX0) {
657 i810EmitTexVerified(dev, sarea_priv->TexState[0]);
658 sarea_priv->dirty &= ~I810_UPLOAD_TEX0;
661 if (dirty & I810_UPLOAD_TEX1) {
662 i810EmitTexVerified(dev, sarea_priv->TexState[1]);
663 sarea_priv->dirty &= ~I810_UPLOAD_TEX1;
669 static void i810_dma_dispatch_clear(struct drm_device * dev, int flags,
670 unsigned int clear_color,
671 unsigned int clear_zval)
673 drm_i810_private_t *dev_priv = dev->dev_private;
674 drm_i810_sarea_t *sarea_priv = dev_priv->sarea_priv;
675 int nbox = sarea_priv->nbox;
676 struct drm_clip_rect *pbox = sarea_priv->boxes;
677 int pitch = dev_priv->pitch;
682 if (dev_priv->current_page == 1) {
683 unsigned int tmp = flags;
685 flags &= ~(I810_FRONT | I810_BACK);
686 if (tmp & I810_FRONT)
692 i810_kernel_lost_context(dev);
694 if (nbox > I810_NR_SAREA_CLIPRECTS)
695 nbox = I810_NR_SAREA_CLIPRECTS;
697 for (i = 0; i < nbox; i++, pbox++) {
698 unsigned int x = pbox->x1;
699 unsigned int y = pbox->y1;
700 unsigned int width = (pbox->x2 - x) * cpp;
701 unsigned int height = pbox->y2 - y;
702 unsigned int start = y * pitch + x * cpp;
704 if (pbox->x1 > pbox->x2 ||
705 pbox->y1 > pbox->y2 ||
706 pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
709 if (flags & I810_FRONT) {
711 OUT_RING(BR00_BITBLT_CLIENT | BR00_OP_COLOR_BLT | 0x3);
712 OUT_RING(BR13_SOLID_PATTERN | (0xF0 << 16) | pitch);
713 OUT_RING((height << 16) | width);
715 OUT_RING(clear_color);
720 if (flags & I810_BACK) {
722 OUT_RING(BR00_BITBLT_CLIENT | BR00_OP_COLOR_BLT | 0x3);
723 OUT_RING(BR13_SOLID_PATTERN | (0xF0 << 16) | pitch);
724 OUT_RING((height << 16) | width);
725 OUT_RING(dev_priv->back_offset + start);
726 OUT_RING(clear_color);
731 if (flags & I810_DEPTH) {
733 OUT_RING(BR00_BITBLT_CLIENT | BR00_OP_COLOR_BLT | 0x3);
734 OUT_RING(BR13_SOLID_PATTERN | (0xF0 << 16) | pitch);
735 OUT_RING((height << 16) | width);
736 OUT_RING(dev_priv->depth_offset + start);
737 OUT_RING(clear_zval);
744 static void i810_dma_dispatch_swap(struct drm_device * dev)
746 drm_i810_private_t *dev_priv = dev->dev_private;
747 drm_i810_sarea_t *sarea_priv = dev_priv->sarea_priv;
748 int nbox = sarea_priv->nbox;
749 struct drm_clip_rect *pbox = sarea_priv->boxes;
750 int pitch = dev_priv->pitch;
755 DRM_DEBUG("swapbuffers\n");
757 i810_kernel_lost_context(dev);
759 if (nbox > I810_NR_SAREA_CLIPRECTS)
760 nbox = I810_NR_SAREA_CLIPRECTS;
762 for (i = 0; i < nbox; i++, pbox++) {
763 unsigned int w = pbox->x2 - pbox->x1;
764 unsigned int h = pbox->y2 - pbox->y1;
765 unsigned int dst = pbox->x1 * cpp + pbox->y1 * pitch;
766 unsigned int start = dst;
768 if (pbox->x1 > pbox->x2 ||
769 pbox->y1 > pbox->y2 ||
770 pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
774 OUT_RING(BR00_BITBLT_CLIENT | BR00_OP_SRC_COPY_BLT | 0x4);
775 OUT_RING(pitch | (0xCC << 16));
776 OUT_RING((h << 16) | (w * cpp));
777 if (dev_priv->current_page == 0)
778 OUT_RING(dev_priv->front_offset + start);
780 OUT_RING(dev_priv->back_offset + start);
782 if (dev_priv->current_page == 0)
783 OUT_RING(dev_priv->back_offset + start);
785 OUT_RING(dev_priv->front_offset + start);
790 static void i810_dma_dispatch_vertex(struct drm_device * dev,
791 struct drm_buf * buf, int discard, int used)
793 drm_i810_private_t *dev_priv = dev->dev_private;
794 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
795 drm_i810_sarea_t *sarea_priv = dev_priv->sarea_priv;
796 struct drm_clip_rect *box = sarea_priv->boxes;
797 int nbox = sarea_priv->nbox;
798 unsigned long address = (unsigned long)buf->bus_address;
799 unsigned long start = address - dev->agp->base;
803 i810_kernel_lost_context(dev);
805 if (nbox > I810_NR_SAREA_CLIPRECTS)
806 nbox = I810_NR_SAREA_CLIPRECTS;
811 if (sarea_priv->dirty)
814 if (buf_priv->currently_mapped == I810_BUF_MAPPED) {
815 unsigned int prim = (sarea_priv->vertex_prim & PR_MASK);
817 *(u32 *) buf_priv->kernel_virtual =
818 ((GFX_OP_PRIMITIVE | prim | ((used / 4) - 2)));
821 *(u32 *) ((char *) buf_priv->kernel_virtual + used) = 0;
825 i810_unmap_buffer(buf);
832 OUT_RING(GFX_OP_SCISSOR | SC_UPDATE_SCISSOR |
834 OUT_RING(GFX_OP_SCISSOR_INFO);
835 OUT_RING(box[i].x1 | (box[i].y1 << 16));
836 OUT_RING((box[i].x2 -
837 1) | ((box[i].y2 - 1) << 16));
842 OUT_RING(CMD_OP_BATCH_BUFFER);
843 OUT_RING(start | BB1_PROTECTED);
844 OUT_RING(start + used - 4);
848 } while (++i < nbox);
854 (void)cmpxchg(buf_priv->in_use, I810_BUF_CLIENT,
858 OUT_RING(CMD_STORE_DWORD_IDX);
860 OUT_RING(dev_priv->counter);
861 OUT_RING(CMD_STORE_DWORD_IDX);
862 OUT_RING(buf_priv->my_use_idx);
863 OUT_RING(I810_BUF_FREE);
864 OUT_RING(CMD_REPORT_HEAD);
870 static void i810_dma_dispatch_flip(struct drm_device * dev)
872 drm_i810_private_t *dev_priv = dev->dev_private;
873 int pitch = dev_priv->pitch;
876 DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
878 dev_priv->current_page,
879 dev_priv->sarea_priv->pf_current_page);
881 i810_kernel_lost_context(dev);
884 OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
888 BEGIN_LP_RING(I810_DEST_SETUP_SIZE + 2);
889 /* On i815 at least ASYNC is buggy */
890 /* pitch<<5 is from 11.2.8 p158,
891 its the pitch / 8 then left shifted 8,
892 so (pitch >> 3) << 8 */
893 OUT_RING(CMD_OP_FRONTBUFFER_INFO | (pitch << 5) /*| ASYNC_FLIP */ );
894 if (dev_priv->current_page == 0) {
895 OUT_RING(dev_priv->back_offset);
896 dev_priv->current_page = 1;
898 OUT_RING(dev_priv->front_offset);
899 dev_priv->current_page = 0;
905 OUT_RING(CMD_OP_WAIT_FOR_EVENT | WAIT_FOR_PLANE_A_FLIP);
909 /* Increment the frame counter. The client-side 3D driver must
910 * throttle the framerate by waiting for this value before
911 * performing the swapbuffer ioctl.
913 dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
917 static void i810_dma_quiescent(struct drm_device * dev)
919 drm_i810_private_t *dev_priv = dev->dev_private;
922 /* printk("%s\n", __FUNCTION__); */
924 i810_kernel_lost_context(dev);
927 OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
928 OUT_RING(CMD_REPORT_HEAD);
933 i810_wait_ring(dev, dev_priv->ring.Size - 8);
936 static int i810_flush_queue(struct drm_device * dev)
938 drm_i810_private_t *dev_priv = dev->dev_private;
939 struct drm_device_dma *dma = dev->dma;
943 /* printk("%s\n", __FUNCTION__); */
945 i810_kernel_lost_context(dev);
948 OUT_RING(CMD_REPORT_HEAD);
952 i810_wait_ring(dev, dev_priv->ring.Size - 8);
954 for (i = 0; i < dma->buf_count; i++) {
955 struct drm_buf *buf = dma->buflist[i];
956 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
958 int used = cmpxchg(buf_priv->in_use, I810_BUF_HARDWARE,
961 if (used == I810_BUF_HARDWARE)
962 DRM_DEBUG("reclaimed from HARDWARE\n");
963 if (used == I810_BUF_CLIENT)
964 DRM_DEBUG("still on client\n");
970 /* Must be called with the lock held */
971 static void i810_reclaim_buffers(struct drm_device * dev, struct file *filp)
973 struct drm_device_dma *dma = dev->dma;
978 if (!dev->dev_private)
983 i810_flush_queue(dev);
985 for (i = 0; i < dma->buf_count; i++) {
986 struct drm_buf *buf = dma->buflist[i];
987 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
989 if (buf->filp == filp && buf_priv) {
990 int used = cmpxchg(buf_priv->in_use, I810_BUF_CLIENT,
993 if (used == I810_BUF_CLIENT)
994 DRM_DEBUG("reclaimed from client\n");
995 if (buf_priv->currently_mapped == I810_BUF_MAPPED)
996 buf_priv->currently_mapped = I810_BUF_UNMAPPED;
1001 static int i810_flush_ioctl(struct inode *inode, struct file *filp,
1002 unsigned int cmd, unsigned long arg)
1004 struct drm_file *priv = filp->private_data;
1005 struct drm_device *dev = priv->head->dev;
1007 LOCK_TEST_WITH_RETURN(dev, filp);
1009 i810_flush_queue(dev);
1013 static int i810_dma_vertex(struct inode *inode, struct file *filp,
1014 unsigned int cmd, unsigned long arg)
1016 struct drm_file *priv = filp->private_data;
1017 struct drm_device *dev = priv->head->dev;
1018 struct drm_device_dma *dma = dev->dma;
1019 drm_i810_private_t *dev_priv = (drm_i810_private_t *) dev->dev_private;
1020 u32 *hw_status = dev_priv->hw_status_page;
1021 drm_i810_sarea_t *sarea_priv = (drm_i810_sarea_t *)
1022 dev_priv->sarea_priv;
1023 drm_i810_vertex_t vertex;
1026 (&vertex, (drm_i810_vertex_t __user *) arg, sizeof(vertex)))
1029 LOCK_TEST_WITH_RETURN(dev, filp);
1031 DRM_DEBUG("i810 dma vertex, idx %d used %d discard %d\n",
1032 vertex.idx, vertex.used, vertex.discard);
1034 if (vertex.idx < 0 || vertex.idx > dma->buf_count)
1037 i810_dma_dispatch_vertex(dev,
1038 dma->buflist[vertex.idx],
1039 vertex.discard, vertex.used);
1041 atomic_add(vertex.used, &dev->counts[_DRM_STAT_SECONDARY]);
1042 atomic_inc(&dev->counts[_DRM_STAT_DMA]);
1043 sarea_priv->last_enqueue = dev_priv->counter - 1;
1044 sarea_priv->last_dispatch = (int)hw_status[5];
1049 static int i810_clear_bufs(struct inode *inode, struct file *filp,
1050 unsigned int cmd, unsigned long arg)
1052 struct drm_file *priv = filp->private_data;
1053 struct drm_device *dev = priv->head->dev;
1054 drm_i810_clear_t clear;
1057 (&clear, (drm_i810_clear_t __user *) arg, sizeof(clear)))
1060 LOCK_TEST_WITH_RETURN(dev, filp);
1062 /* GH: Someone's doing nasty things... */
1063 if (!dev->dev_private) {
1067 i810_dma_dispatch_clear(dev, clear.flags,
1068 clear.clear_color, clear.clear_depth);
1072 static int i810_swap_bufs(struct inode *inode, struct file *filp,
1073 unsigned int cmd, unsigned long arg)
1075 struct drm_file *priv = filp->private_data;
1076 struct drm_device *dev = priv->head->dev;
1078 DRM_DEBUG("i810_swap_bufs\n");
1080 LOCK_TEST_WITH_RETURN(dev, filp);
1082 i810_dma_dispatch_swap(dev);
1086 static int i810_getage(struct inode *inode, struct file *filp, unsigned int cmd,
1089 struct drm_file *priv = filp->private_data;
1090 struct drm_device *dev = priv->head->dev;
1091 drm_i810_private_t *dev_priv = (drm_i810_private_t *) dev->dev_private;
1092 u32 *hw_status = dev_priv->hw_status_page;
1093 drm_i810_sarea_t *sarea_priv = (drm_i810_sarea_t *)
1094 dev_priv->sarea_priv;
1096 sarea_priv->last_dispatch = (int)hw_status[5];
1100 static int i810_getbuf(struct inode *inode, struct file *filp, unsigned int cmd,
1103 struct drm_file *priv = filp->private_data;
1104 struct drm_device *dev = priv->head->dev;
1107 drm_i810_private_t *dev_priv = (drm_i810_private_t *) dev->dev_private;
1108 u32 *hw_status = dev_priv->hw_status_page;
1109 drm_i810_sarea_t *sarea_priv = (drm_i810_sarea_t *)
1110 dev_priv->sarea_priv;
1112 if (copy_from_user(&d, (drm_i810_dma_t __user *) arg, sizeof(d)))
1115 LOCK_TEST_WITH_RETURN(dev, filp);
1119 retcode = i810_dma_get_buffer(dev, &d, filp);
1121 DRM_DEBUG("i810_dma: %d returning %d, granted = %d\n",
1122 current->pid, retcode, d.granted);
1124 if (copy_to_user((void __user *) arg, &d, sizeof(d)))
1126 sarea_priv->last_dispatch = (int)hw_status[5];
1131 static int i810_copybuf(struct inode *inode,
1132 struct file *filp, unsigned int cmd, unsigned long arg)
1134 /* Never copy - 2.4.x doesn't need it */
1138 static int i810_docopy(struct inode *inode, struct file *filp, unsigned int cmd,
1141 /* Never copy - 2.4.x doesn't need it */
1145 static void i810_dma_dispatch_mc(struct drm_device * dev, struct drm_buf * buf, int used,
1146 unsigned int last_render)
1148 drm_i810_private_t *dev_priv = dev->dev_private;
1149 drm_i810_buf_priv_t *buf_priv = buf->dev_private;
1150 drm_i810_sarea_t *sarea_priv = dev_priv->sarea_priv;
1151 unsigned long address = (unsigned long)buf->bus_address;
1152 unsigned long start = address - dev->agp->base;
1156 i810_kernel_lost_context(dev);
1158 u = cmpxchg(buf_priv->in_use, I810_BUF_CLIENT, I810_BUF_HARDWARE);
1159 if (u != I810_BUF_CLIENT) {
1160 DRM_DEBUG("MC found buffer that isn't mine!\n");
1163 if (used > 4 * 1024)
1166 sarea_priv->dirty = 0x7f;
1168 DRM_DEBUG("dispatch mc addr 0x%lx, used 0x%x\n", address, used);
1170 dev_priv->counter++;
1171 DRM_DEBUG("dispatch counter : %ld\n", dev_priv->counter);
1172 DRM_DEBUG("i810_dma_dispatch_mc\n");
1173 DRM_DEBUG("start : %lx\n", start);
1174 DRM_DEBUG("used : %d\n", used);
1175 DRM_DEBUG("start + used - 4 : %ld\n", start + used - 4);
1177 if (buf_priv->currently_mapped == I810_BUF_MAPPED) {
1179 *(u32 *) ((char *) buf_priv->virtual + used) = 0;
1183 i810_unmap_buffer(buf);
1186 OUT_RING(CMD_OP_BATCH_BUFFER);
1187 OUT_RING(start | BB1_PROTECTED);
1188 OUT_RING(start + used - 4);
1193 OUT_RING(CMD_STORE_DWORD_IDX);
1194 OUT_RING(buf_priv->my_use_idx);
1195 OUT_RING(I810_BUF_FREE);
1198 OUT_RING(CMD_STORE_DWORD_IDX);
1200 OUT_RING(last_render);
1205 static int i810_dma_mc(struct inode *inode, struct file *filp,
1206 unsigned int cmd, unsigned long arg)
1208 struct drm_file *priv = filp->private_data;
1209 struct drm_device *dev = priv->head->dev;
1210 struct drm_device_dma *dma = dev->dma;
1211 drm_i810_private_t *dev_priv = (drm_i810_private_t *) dev->dev_private;
1212 u32 *hw_status = dev_priv->hw_status_page;
1213 drm_i810_sarea_t *sarea_priv = (drm_i810_sarea_t *)
1214 dev_priv->sarea_priv;
1217 if (copy_from_user(&mc, (drm_i810_mc_t __user *) arg, sizeof(mc)))
1220 LOCK_TEST_WITH_RETURN(dev, filp);
1222 if (mc.idx >= dma->buf_count || mc.idx < 0)
1225 i810_dma_dispatch_mc(dev, dma->buflist[mc.idx], mc.used,
1228 atomic_add(mc.used, &dev->counts[_DRM_STAT_SECONDARY]);
1229 atomic_inc(&dev->counts[_DRM_STAT_DMA]);
1230 sarea_priv->last_enqueue = dev_priv->counter - 1;
1231 sarea_priv->last_dispatch = (int)hw_status[5];
1236 static int i810_rstatus(struct inode *inode, struct file *filp,
1237 unsigned int cmd, unsigned long arg)
1239 struct drm_file *priv = filp->private_data;
1240 struct drm_device *dev = priv->head->dev;
1241 drm_i810_private_t *dev_priv = (drm_i810_private_t *) dev->dev_private;
1243 return (int)(((u32 *) (dev_priv->hw_status_page))[4]);
1246 static int i810_ov0_info(struct inode *inode, struct file *filp,
1247 unsigned int cmd, unsigned long arg)
1249 struct drm_file *priv = filp->private_data;
1250 struct drm_device *dev = priv->head->dev;
1251 drm_i810_private_t *dev_priv = (drm_i810_private_t *) dev->dev_private;
1252 drm_i810_overlay_t data;
1254 data.offset = dev_priv->overlay_offset;
1255 data.physical = dev_priv->overlay_physical;
1257 ((drm_i810_overlay_t __user *) arg, &data, sizeof(data)))
1262 static int i810_fstatus(struct inode *inode, struct file *filp,
1263 unsigned int cmd, unsigned long arg)
1265 struct drm_file *priv = filp->private_data;
1266 struct drm_device *dev = priv->head->dev;
1267 drm_i810_private_t *dev_priv = (drm_i810_private_t *) dev->dev_private;
1269 LOCK_TEST_WITH_RETURN(dev, filp);
1271 return I810_READ(0x30008);
1274 static int i810_ov0_flip(struct inode *inode, struct file *filp,
1275 unsigned int cmd, unsigned long arg)
1277 struct drm_file *priv = filp->private_data;
1278 struct drm_device *dev = priv->head->dev;
1279 drm_i810_private_t *dev_priv = (drm_i810_private_t *) dev->dev_private;
1281 LOCK_TEST_WITH_RETURN(dev, filp);
1283 //Tell the overlay to update
1284 I810_WRITE(0x30000, dev_priv->overlay_physical | 0x80000000);
1289 /* Not sure why this isn't set all the time:
1291 static void i810_do_init_pageflip(struct drm_device * dev)
1293 drm_i810_private_t *dev_priv = dev->dev_private;
1295 DRM_DEBUG("%s\n", __FUNCTION__);
1296 dev_priv->page_flipping = 1;
1297 dev_priv->current_page = 0;
1298 dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
1301 static int i810_do_cleanup_pageflip(struct drm_device * dev)
1303 drm_i810_private_t *dev_priv = dev->dev_private;
1305 DRM_DEBUG("%s\n", __FUNCTION__);
1306 if (dev_priv->current_page != 0)
1307 i810_dma_dispatch_flip(dev);
1309 dev_priv->page_flipping = 0;
1313 static int i810_flip_bufs(struct inode *inode, struct file *filp,
1314 unsigned int cmd, unsigned long arg)
1316 struct drm_file *priv = filp->private_data;
1317 struct drm_device *dev = priv->head->dev;
1318 drm_i810_private_t *dev_priv = dev->dev_private;
1320 DRM_DEBUG("%s\n", __FUNCTION__);
1322 LOCK_TEST_WITH_RETURN(dev, filp);
1324 if (!dev_priv->page_flipping)
1325 i810_do_init_pageflip(dev);
1327 i810_dma_dispatch_flip(dev);
1331 int i810_driver_load(struct drm_device *dev, unsigned long flags)
1333 /* i810 has 4 more counters */
1335 dev->types[6] = _DRM_STAT_IRQ;
1336 dev->types[7] = _DRM_STAT_PRIMARY;
1337 dev->types[8] = _DRM_STAT_SECONDARY;
1338 dev->types[9] = _DRM_STAT_DMA;
1343 void i810_driver_lastclose(struct drm_device * dev)
1345 i810_dma_cleanup(dev);
1348 void i810_driver_preclose(struct drm_device * dev, DRMFILE filp)
1350 if (dev->dev_private) {
1351 drm_i810_private_t *dev_priv = dev->dev_private;
1352 if (dev_priv->page_flipping) {
1353 i810_do_cleanup_pageflip(dev);
1358 void i810_driver_reclaim_buffers_locked(struct drm_device * dev, struct file *filp)
1360 i810_reclaim_buffers(dev, filp);
1363 int i810_driver_dma_quiescent(struct drm_device * dev)
1365 i810_dma_quiescent(dev);
1369 drm_ioctl_desc_t i810_ioctls[] = {
1370 [DRM_IOCTL_NR(DRM_I810_INIT)] = {i810_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
1371 [DRM_IOCTL_NR(DRM_I810_VERTEX)] = {i810_dma_vertex, DRM_AUTH},
1372 [DRM_IOCTL_NR(DRM_I810_CLEAR)] = {i810_clear_bufs, DRM_AUTH},
1373 [DRM_IOCTL_NR(DRM_I810_FLUSH)] = {i810_flush_ioctl, DRM_AUTH},
1374 [DRM_IOCTL_NR(DRM_I810_GETAGE)] = {i810_getage, DRM_AUTH},
1375 [DRM_IOCTL_NR(DRM_I810_GETBUF)] = {i810_getbuf, DRM_AUTH},
1376 [DRM_IOCTL_NR(DRM_I810_SWAP)] = {i810_swap_bufs, DRM_AUTH},
1377 [DRM_IOCTL_NR(DRM_I810_COPY)] = {i810_copybuf, DRM_AUTH},
1378 [DRM_IOCTL_NR(DRM_I810_DOCOPY)] = {i810_docopy, DRM_AUTH},
1379 [DRM_IOCTL_NR(DRM_I810_OV0INFO)] = {i810_ov0_info, DRM_AUTH},
1380 [DRM_IOCTL_NR(DRM_I810_FSTATUS)] = {i810_fstatus, DRM_AUTH},
1381 [DRM_IOCTL_NR(DRM_I810_OV0FLIP)] = {i810_ov0_flip, DRM_AUTH},
1382 [DRM_IOCTL_NR(DRM_I810_MC)] = {i810_dma_mc, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
1383 [DRM_IOCTL_NR(DRM_I810_RSTATUS)] = {i810_rstatus, DRM_AUTH},
1384 [DRM_IOCTL_NR(DRM_I810_FLIP)] = {i810_flip_bufs, DRM_AUTH}
1387 int i810_max_ioctl = DRM_ARRAY_SIZE(i810_ioctls);
1390 * Determine if the device really is AGP or not.
1392 * All Intel graphics chipsets are treated as AGP, even if they are really
1395 * \param dev The device to be tested.
1398 * A value of 1 is always retured to indictate every i810 is AGP.
1400 int i810_driver_device_is_agp(struct drm_device * dev)