2 * MPC8555 CDS Device Tree Source
4 * Copyright 2006, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
16 compatible = "MPC8555CDS", "MPC85xxCDS";
36 d-cache-line-size = <32>; // 32 bytes
37 i-cache-line-size = <32>; // 32 bytes
38 d-cache-size = <0x8000>; // L1, 32K
39 i-cache-size = <0x8000>; // L1, 32K
40 timebase-frequency = <0>; // 33 MHz, from uboot
41 bus-frequency = <0>; // 166 MHz
42 clock-frequency = <0>; // 825 MHz, from uboot
43 next-level-cache = <&L2>;
48 device_type = "memory";
49 reg = <0x0 0x8000000>; // 128M at 0x0
56 compatible = "simple-bus";
57 ranges = <0x0 0xe0000000 0x100000>;
58 reg = <0xe0000000 0x1000>; // CCSRBAR 1M
61 memory-controller@2000 {
62 compatible = "fsl,8555-memory-controller";
63 reg = <0x2000 0x1000>;
64 interrupt-parent = <&mpic>;
68 L2: l2-cache-controller@20000 {
69 compatible = "fsl,8555-l2-cache-controller";
70 reg = <0x20000 0x1000>;
71 cache-line-size = <32>; // 32 bytes
72 cache-size = <0x40000>; // L2, 256K
73 interrupt-parent = <&mpic>;
81 compatible = "fsl-i2c";
84 interrupt-parent = <&mpic>;
91 compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
93 ranges = <0x0 0x21100 0x200>;
96 compatible = "fsl,mpc8555-dma-channel",
97 "fsl,eloplus-dma-channel";
100 interrupt-parent = <&mpic>;
104 compatible = "fsl,mpc8555-dma-channel",
105 "fsl,eloplus-dma-channel";
108 interrupt-parent = <&mpic>;
112 compatible = "fsl,mpc8555-dma-channel",
113 "fsl,eloplus-dma-channel";
116 interrupt-parent = <&mpic>;
120 compatible = "fsl,mpc8555-dma-channel",
121 "fsl,eloplus-dma-channel";
124 interrupt-parent = <&mpic>;
129 enet0: ethernet@24000 {
130 #address-cells = <1>;
133 device_type = "network";
135 compatible = "gianfar";
136 reg = <0x24000 0x1000>;
137 ranges = <0x0 0x24000 0x1000>;
138 local-mac-address = [ 00 00 00 00 00 00 ];
139 interrupts = <29 2 30 2 34 2>;
140 interrupt-parent = <&mpic>;
141 tbi-handle = <&tbi0>;
142 phy-handle = <&phy0>;
145 #address-cells = <1>;
147 compatible = "fsl,gianfar-mdio";
150 phy0: ethernet-phy@0 {
151 interrupt-parent = <&mpic>;
154 device_type = "ethernet-phy";
156 phy1: ethernet-phy@1 {
157 interrupt-parent = <&mpic>;
160 device_type = "ethernet-phy";
164 device_type = "tbi-phy";
169 enet1: ethernet@25000 {
170 #address-cells = <1>;
173 device_type = "network";
175 compatible = "gianfar";
176 reg = <0x25000 0x1000>;
177 ranges = <0x0 0x25000 0x1000>;
178 local-mac-address = [ 00 00 00 00 00 00 ];
179 interrupts = <35 2 36 2 40 2>;
180 interrupt-parent = <&mpic>;
181 tbi-handle = <&tbi1>;
182 phy-handle = <&phy1>;
185 #address-cells = <1>;
187 compatible = "fsl,gianfar-tbi";
192 device_type = "tbi-phy";
197 serial0: serial@4500 {
199 device_type = "serial";
200 compatible = "ns16550";
201 reg = <0x4500 0x100>; // reg base, size
202 clock-frequency = <0>; // should we fill in in uboot?
204 interrupt-parent = <&mpic>;
207 serial1: serial@4600 {
209 device_type = "serial";
210 compatible = "ns16550";
211 reg = <0x4600 0x100>; // reg base, size
212 clock-frequency = <0>; // should we fill in in uboot?
214 interrupt-parent = <&mpic>;
218 compatible = "fsl,sec2.0";
219 reg = <0x30000 0x10000>;
221 interrupt-parent = <&mpic>;
222 fsl,num-channels = <4>;
223 fsl,channel-fifo-len = <24>;
224 fsl,exec-units-mask = <0x7e>;
225 fsl,descriptor-types-mask = <0x01010ebf>;
229 interrupt-controller;
230 #address-cells = <0>;
231 #interrupt-cells = <2>;
232 reg = <0x40000 0x40000>;
233 compatible = "chrp,open-pic";
234 device_type = "open-pic";
238 #address-cells = <1>;
240 compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
241 reg = <0x919c0 0x30>;
245 #address-cells = <1>;
247 ranges = <0x0 0x80000 0x10000>;
250 compatible = "fsl,cpm-muram-data";
251 reg = <0x0 0x2000 0x9000 0x1000>;
256 compatible = "fsl,mpc8555-brg",
259 reg = <0x919f0 0x10 0x915f0 0x10>;
263 interrupt-controller;
264 #address-cells = <0>;
265 #interrupt-cells = <2>;
267 interrupt-parent = <&mpic>;
268 reg = <0x90c00 0x80>;
269 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
276 interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
280 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
281 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
282 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
283 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
286 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
287 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
288 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
289 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
291 /* IDSEL 0x12 (Slot 1) */
292 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
293 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
294 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
295 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
297 /* IDSEL 0x13 (Slot 2) */
298 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
299 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
300 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
301 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
303 /* IDSEL 0x14 (Slot 3) */
304 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
305 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
306 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
307 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
309 /* IDSEL 0x15 (Slot 4) */
310 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
311 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
312 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
313 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
315 /* Bus 1 (Tundra Bridge) */
316 /* IDSEL 0x12 (ISA bridge) */
317 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
318 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
319 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
320 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
321 interrupt-parent = <&mpic>;
324 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
325 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
326 clock-frequency = <66666666>;
327 #interrupt-cells = <1>;
329 #address-cells = <3>;
330 reg = <0xe0008000 0x1000>;
331 compatible = "fsl,mpc8540-pci";
335 interrupt-controller;
336 device_type = "interrupt-controller";
337 reg = <0x19000 0x0 0x0 0x0 0x1>;
338 #address-cells = <0>;
339 #interrupt-cells = <2>;
340 compatible = "chrp,iic";
342 interrupt-parent = <&pci0>;
348 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
352 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
353 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
354 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
355 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
356 interrupt-parent = <&mpic>;
359 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
360 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
361 clock-frequency = <66666666>;
362 #interrupt-cells = <1>;
364 #address-cells = <3>;
365 reg = <0xe0009000 0x1000>;
366 compatible = "fsl,mpc8540-pci";