2 * MPC8555 CDS Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "MPC8555CDS", "MPC85xxCDS";
26 d-cache-line-size = <20>; // 32 bytes
27 i-cache-line-size = <20>; // 32 bytes
28 d-cache-size = <8000>; // L1, 32K
29 i-cache-size = <8000>; // L1, 32K
30 timebase-frequency = <0>; // 33 MHz, from uboot
31 bus-frequency = <0>; // 166 MHz
32 clock-frequency = <0>; // 825 MHz, from uboot
38 device_type = "memory";
39 reg = <00000000 08000000>; // 128M at 0x0
45 #interrupt-cells = <2>;
47 ranges = <0 e0000000 00100000>;
48 reg = <e0000000 00100000>; // CCSRBAR 1M
53 compatible = "fsl-i2c";
56 interrupt-parent = <&mpic>;
64 compatible = "gianfar";
66 phy0: ethernet-phy@0 {
67 interrupt-parent = <&mpic>;
70 device_type = "ethernet-phy";
72 phy1: ethernet-phy@1 {
73 interrupt-parent = <&mpic>;
76 device_type = "ethernet-phy";
83 device_type = "network";
85 compatible = "gianfar";
87 local-mac-address = [ 00 E0 0C 00 73 00 ];
88 interrupts = <0d 2 0e 2 12 2>;
89 interrupt-parent = <&mpic>;
96 device_type = "network";
98 compatible = "gianfar";
100 local-mac-address = [ 00 E0 0C 00 73 01 ];
101 interrupts = <13 2 14 2 18 2>;
102 interrupt-parent = <&mpic>;
103 phy-handle = <&phy1>;
107 device_type = "serial";
108 compatible = "ns16550";
109 reg = <4500 100>; // reg base, size
110 clock-frequency = <0>; // should we fill in in uboot?
112 interrupt-parent = <&mpic>;
116 device_type = "serial";
117 compatible = "ns16550";
118 reg = <4600 100>; // reg base, size
119 clock-frequency = <0>; // should we fill in in uboot?
121 interrupt-parent = <&mpic>;
125 interrupt-map-mask = <1f800 0 0 7>;
129 08000 0 0 1 &mpic 30 1
130 08000 0 0 2 &mpic 31 1
131 08000 0 0 3 &mpic 32 1
132 08000 0 0 4 &mpic 33 1
135 08800 0 0 1 &mpic 30 1
136 08800 0 0 2 &mpic 31 1
137 08800 0 0 3 &mpic 32 1
138 08800 0 0 4 &mpic 33 1
140 /* IDSEL 0x12 (Slot 1) */
141 09000 0 0 1 &mpic 30 1
142 09000 0 0 2 &mpic 31 1
143 09000 0 0 3 &mpic 32 1
144 09000 0 0 4 &mpic 33 1
146 /* IDSEL 0x13 (Slot 2) */
147 09800 0 0 1 &mpic 31 1
148 09800 0 0 2 &mpic 32 1
149 09800 0 0 3 &mpic 33 1
150 09800 0 0 4 &mpic 30 1
152 /* IDSEL 0x14 (Slot 3) */
153 0a000 0 0 1 &mpic 32 1
154 0a000 0 0 2 &mpic 33 1
155 0a000 0 0 3 &mpic 30 1
156 0a000 0 0 4 &mpic 31 1
158 /* IDSEL 0x15 (Slot 4) */
159 0a800 0 0 1 &mpic 33 1
160 0a800 0 0 2 &mpic 30 1
161 0a800 0 0 3 &mpic 31 1
162 0a800 0 0 4 &mpic 32 1
164 /* Bus 1 (Tundra Bridge) */
165 /* IDSEL 0x12 (ISA bridge) */
166 19000 0 0 1 &mpic 30 1
167 19000 0 0 2 &mpic 31 1
168 19000 0 0 3 &mpic 32 1
169 19000 0 0 4 &mpic 33 1>;
170 interrupt-parent = <&mpic>;
173 ranges = <02000000 0 80000000 80000000 0 20000000
174 01000000 0 00000000 e2000000 0 00100000>;
175 clock-frequency = <3f940aa>;
176 #interrupt-cells = <1>;
178 #address-cells = <3>;
184 clock-frequency = <0>;
185 interrupt-controller;
186 device_type = "interrupt-controller";
187 reg = <19000 0 0 0 1>;
188 #address-cells = <0>;
189 #interrupt-cells = <2>;
191 compatible = "chrp,iic";
194 interrupt-parent = <&pci1>;
199 interrupt-map-mask = <f800 0 0 7>;
203 a800 0 0 1 &mpic 3b 1
204 a800 0 0 2 &mpic 3b 1
205 a800 0 0 3 &mpic 3b 1
206 a800 0 0 4 &mpic 3b 1>;
207 interrupt-parent = <&mpic>;
210 ranges = <02000000 0 a0000000 a0000000 0 20000000
211 01000000 0 00000000 e3000000 0 00100000>;
212 clock-frequency = <3f940aa>;
213 #interrupt-cells = <1>;
215 #address-cells = <3>;
222 clock-frequency = <0>;
223 interrupt-controller;
224 #address-cells = <0>;
225 #interrupt-cells = <2>;
228 compatible = "chrp,open-pic";
229 device_type = "open-pic";