2 * MPC8555 CDS Device Tree Source
4 * Copyright 2006, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
16 compatible = "MPC8555CDS", "MPC85xxCDS";
36 d-cache-line-size = <32>; // 32 bytes
37 i-cache-line-size = <32>; // 32 bytes
38 d-cache-size = <0x8000>; // L1, 32K
39 i-cache-size = <0x8000>; // L1, 32K
40 timebase-frequency = <0>; // 33 MHz, from uboot
41 bus-frequency = <0>; // 166 MHz
42 clock-frequency = <0>; // 825 MHz, from uboot
43 next-level-cache = <&L2>;
48 device_type = "memory";
49 reg = <0x0 0x8000000>; // 128M at 0x0
56 ranges = <0x0 0xe0000000 0x100000>;
57 reg = <0xe0000000 0x1000>; // CCSRBAR 1M
60 memory-controller@2000 {
61 compatible = "fsl,8555-memory-controller";
62 reg = <0x2000 0x1000>;
63 interrupt-parent = <&mpic>;
67 L2: l2-cache-controller@20000 {
68 compatible = "fsl,8555-l2-cache-controller";
69 reg = <0x20000 0x1000>;
70 cache-line-size = <32>; // 32 bytes
71 cache-size = <0x40000>; // L2, 256K
72 interrupt-parent = <&mpic>;
80 compatible = "fsl-i2c";
83 interrupt-parent = <&mpic>;
90 compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
92 ranges = <0x0 0x21100 0x200>;
95 compatible = "fsl,mpc8555-dma-channel",
96 "fsl,eloplus-dma-channel";
99 interrupt-parent = <&mpic>;
103 compatible = "fsl,mpc8555-dma-channel",
104 "fsl,eloplus-dma-channel";
107 interrupt-parent = <&mpic>;
111 compatible = "fsl,mpc8555-dma-channel",
112 "fsl,eloplus-dma-channel";
115 interrupt-parent = <&mpic>;
119 compatible = "fsl,mpc8555-dma-channel",
120 "fsl,eloplus-dma-channel";
123 interrupt-parent = <&mpic>;
129 #address-cells = <1>;
131 compatible = "fsl,gianfar-mdio";
132 reg = <0x24520 0x20>;
134 phy0: ethernet-phy@0 {
135 interrupt-parent = <&mpic>;
138 device_type = "ethernet-phy";
140 phy1: ethernet-phy@1 {
141 interrupt-parent = <&mpic>;
144 device_type = "ethernet-phy";
148 enet0: ethernet@24000 {
150 device_type = "network";
152 compatible = "gianfar";
153 reg = <0x24000 0x1000>;
154 local-mac-address = [ 00 00 00 00 00 00 ];
155 interrupts = <29 2 30 2 34 2>;
156 interrupt-parent = <&mpic>;
157 phy-handle = <&phy0>;
160 enet1: ethernet@25000 {
162 device_type = "network";
164 compatible = "gianfar";
165 reg = <0x25000 0x1000>;
166 local-mac-address = [ 00 00 00 00 00 00 ];
167 interrupts = <35 2 36 2 40 2>;
168 interrupt-parent = <&mpic>;
169 phy-handle = <&phy1>;
172 serial0: serial@4500 {
174 device_type = "serial";
175 compatible = "ns16550";
176 reg = <0x4500 0x100>; // reg base, size
177 clock-frequency = <0>; // should we fill in in uboot?
179 interrupt-parent = <&mpic>;
182 serial1: serial@4600 {
184 device_type = "serial";
185 compatible = "ns16550";
186 reg = <0x4600 0x100>; // reg base, size
187 clock-frequency = <0>; // should we fill in in uboot?
189 interrupt-parent = <&mpic>;
193 compatible = "fsl,sec2.0";
194 reg = <0x30000 0x10000>;
196 interrupt-parent = <&mpic>;
197 fsl,num-channels = <4>;
198 fsl,channel-fifo-len = <24>;
199 fsl,exec-units-mask = <0x7e>;
200 fsl,descriptor-types-mask = <0x01010ebf>;
204 interrupt-controller;
205 #address-cells = <0>;
206 #interrupt-cells = <2>;
207 reg = <0x40000 0x40000>;
208 compatible = "chrp,open-pic";
209 device_type = "open-pic";
213 #address-cells = <1>;
215 compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
216 reg = <0x919c0 0x30>;
220 #address-cells = <1>;
222 ranges = <0x0 0x80000 0x10000>;
225 compatible = "fsl,cpm-muram-data";
226 reg = <0x0 0x2000 0x9000 0x1000>;
231 compatible = "fsl,mpc8555-brg",
234 reg = <0x919f0 0x10 0x915f0 0x10>;
238 interrupt-controller;
239 #address-cells = <0>;
240 #interrupt-cells = <2>;
242 interrupt-parent = <&mpic>;
243 reg = <0x90c00 0x80>;
244 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
251 interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
255 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
256 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
257 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
258 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
261 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
262 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
263 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
264 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
266 /* IDSEL 0x12 (Slot 1) */
267 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
268 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
269 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
270 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
272 /* IDSEL 0x13 (Slot 2) */
273 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
274 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
275 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
276 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
278 /* IDSEL 0x14 (Slot 3) */
279 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
280 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
281 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
282 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
284 /* IDSEL 0x15 (Slot 4) */
285 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
286 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
287 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
288 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
290 /* Bus 1 (Tundra Bridge) */
291 /* IDSEL 0x12 (ISA bridge) */
292 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
293 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
294 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
295 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
296 interrupt-parent = <&mpic>;
299 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
300 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
301 clock-frequency = <66666666>;
302 #interrupt-cells = <1>;
304 #address-cells = <3>;
305 reg = <0xe0008000 0x1000>;
306 compatible = "fsl,mpc8540-pci";
310 interrupt-controller;
311 device_type = "interrupt-controller";
312 reg = <0x19000 0x0 0x0 0x0 0x1>;
313 #address-cells = <0>;
314 #interrupt-cells = <2>;
315 compatible = "chrp,iic";
317 interrupt-parent = <&pci0>;
323 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
327 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
328 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
329 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
330 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
331 interrupt-parent = <&mpic>;
334 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
335 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
336 clock-frequency = <66666666>;
337 #interrupt-cells = <1>;
339 #address-cells = <3>;
340 reg = <0xe0009000 0x1000>;
341 compatible = "fsl,mpc8540-pci";