1 #ifndef __ASM_POWERPC_CPUTABLE_H
 
   2 #define __ASM_POWERPC_CPUTABLE_H
 
   4 #include <asm/asm-compat.h>
 
   6 #define PPC_FEATURE_32                  0x80000000
 
   7 #define PPC_FEATURE_64                  0x40000000
 
   8 #define PPC_FEATURE_601_INSTR           0x20000000
 
   9 #define PPC_FEATURE_HAS_ALTIVEC         0x10000000
 
  10 #define PPC_FEATURE_HAS_FPU             0x08000000
 
  11 #define PPC_FEATURE_HAS_MMU             0x04000000
 
  12 #define PPC_FEATURE_HAS_4xxMAC          0x02000000
 
  13 #define PPC_FEATURE_UNIFIED_CACHE       0x01000000
 
  14 #define PPC_FEATURE_HAS_SPE             0x00800000
 
  15 #define PPC_FEATURE_HAS_EFP_SINGLE      0x00400000
 
  16 #define PPC_FEATURE_HAS_EFP_DOUBLE      0x00200000
 
  17 #define PPC_FEATURE_NO_TB               0x00100000
 
  18 #define PPC_FEATURE_POWER4              0x00080000
 
  19 #define PPC_FEATURE_POWER5              0x00040000
 
  20 #define PPC_FEATURE_POWER5_PLUS         0x00020000
 
  21 #define PPC_FEATURE_CELL                0x00010000
 
  22 #define PPC_FEATURE_BOOKE               0x00008000
 
  23 #define PPC_FEATURE_SMT                 0x00004000
 
  24 #define PPC_FEATURE_ICACHE_SNOOP        0x00002000
 
  25 #define PPC_FEATURE_ARCH_2_05           0x00001000
 
  26 #define PPC_FEATURE_PA6T                0x00000800
 
  27 #define PPC_FEATURE_HAS_DFP             0x00000400
 
  28 #define PPC_FEATURE_POWER6_EXT          0x00000200
 
  30 #define PPC_FEATURE_TRUE_LE             0x00000002
 
  31 #define PPC_FEATURE_PPC_LE              0x00000001
 
  36 /* This structure can grow, it's real size is used by head.S code
 
  37  * via the mkdefs mechanism.
 
  41 typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
 
  42 typedef void (*cpu_restore_t)(void);
 
  44 enum powerpc_oprofile_type {
 
  45         PPC_OPROFILE_INVALID = 0,
 
  46         PPC_OPROFILE_RS64 = 1,
 
  47         PPC_OPROFILE_POWER4 = 2,
 
  49         PPC_OPROFILE_BOOKE = 4,
 
  50         PPC_OPROFILE_CELL = 5,
 
  51         PPC_OPROFILE_PA6T = 6,
 
  54 enum powerpc_pmc_type {
 
  61         /* CPU is matched via (PVR & pvr_mask) == pvr_value */
 
  62         unsigned int    pvr_mask;
 
  63         unsigned int    pvr_value;
 
  66         unsigned long   cpu_features;           /* Kernel features */
 
  67         unsigned int    cpu_user_features;      /* Userland features */
 
  69         /* cache line sizes */
 
  70         unsigned int    icache_bsize;
 
  71         unsigned int    dcache_bsize;
 
  73         /* number of performance monitor counters */
 
  74         unsigned int    num_pmcs;
 
  75         enum powerpc_pmc_type pmc_type;
 
  77         /* this is called to initialize various CPU bits like L1 cache,
 
  78          * BHT, SPD, etc... from head.S before branching to identify_machine
 
  80         cpu_setup_t     cpu_setup;
 
  81         /* Used to restore cpu setup on secondary processors and at resume */
 
  82         cpu_restore_t   cpu_restore;
 
  84         /* Used by oprofile userspace to select the right counters */
 
  85         char            *oprofile_cpu_type;
 
  87         /* Processor specific oprofile operations */
 
  88         enum powerpc_oprofile_type oprofile_type;
 
  90         /* Bit locations inside the mmcra change */
 
  91         unsigned long   oprofile_mmcra_sihv;
 
  92         unsigned long   oprofile_mmcra_sipr;
 
  94         /* Bits to clear during an oprofile exception */
 
  95         unsigned long   oprofile_mmcra_clear;
 
  97         /* Name of processor class, for the ELF AT_PLATFORM entry */
 
 101 extern struct cpu_spec          *cur_cpu_spec;
 
 103 extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
 
 105 extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
 
 106 extern void do_feature_fixups(unsigned long value, void *fixup_start,
 
 109 #endif /* __ASSEMBLY__ */
 
 111 /* CPU kernel features */
 
 113 /* Retain the 32b definitions all use bottom half of word */
 
 114 #define CPU_FTR_COHERENT_ICACHE         ASM_CONST(0x0000000000000001)
 
 115 #define CPU_FTR_L2CR                    ASM_CONST(0x0000000000000002)
 
 116 #define CPU_FTR_SPEC7450                ASM_CONST(0x0000000000000004)
 
 117 #define CPU_FTR_ALTIVEC                 ASM_CONST(0x0000000000000008)
 
 118 #define CPU_FTR_TAU                     ASM_CONST(0x0000000000000010)
 
 119 #define CPU_FTR_CAN_DOZE                ASM_CONST(0x0000000000000020)
 
 120 #define CPU_FTR_USE_TB                  ASM_CONST(0x0000000000000040)
 
 121 #define CPU_FTR_604_PERF_MON            ASM_CONST(0x0000000000000080)
 
 122 #define CPU_FTR_601                     ASM_CONST(0x0000000000000100)
 
 123 #define CPU_FTR_HPTE_TABLE              ASM_CONST(0x0000000000000200)
 
 124 #define CPU_FTR_CAN_NAP                 ASM_CONST(0x0000000000000400)
 
 125 #define CPU_FTR_L3CR                    ASM_CONST(0x0000000000000800)
 
 126 #define CPU_FTR_L3_DISABLE_NAP          ASM_CONST(0x0000000000001000)
 
 127 #define CPU_FTR_NAP_DISABLE_L2_PR       ASM_CONST(0x0000000000002000)
 
 128 #define CPU_FTR_DUAL_PLL_750FX          ASM_CONST(0x0000000000004000)
 
 129 #define CPU_FTR_NO_DPM                  ASM_CONST(0x0000000000008000)
 
 130 #define CPU_FTR_HAS_HIGH_BATS           ASM_CONST(0x0000000000010000)
 
 131 #define CPU_FTR_NEED_COHERENT           ASM_CONST(0x0000000000020000)
 
 132 #define CPU_FTR_NO_BTIC                 ASM_CONST(0x0000000000040000)
 
 133 #define CPU_FTR_BIG_PHYS                ASM_CONST(0x0000000000080000)
 
 134 #define CPU_FTR_NODSISRALIGN            ASM_CONST(0x0000000000100000)
 
 135 #define CPU_FTR_PPC_LE                  ASM_CONST(0x0000000000200000)
 
 136 #define CPU_FTR_REAL_LE                 ASM_CONST(0x0000000000400000)
 
 137 #define CPU_FTR_FPU_UNAVAILABLE         ASM_CONST(0x0000000000800000)
 
 138 #define CPU_FTR_UNIFIED_ID_CACHE        ASM_CONST(0x0000000001000000)
 
 141  * Add the 64-bit processor unique features in the top half of the word;
 
 142  * on 32-bit, make the names available but defined to be 0.
 
 145 #define LONG_ASM_CONST(x)               ASM_CONST(x)
 
 147 #define LONG_ASM_CONST(x)               0
 
 150 #define CPU_FTR_SLB                     LONG_ASM_CONST(0x0000000100000000)
 
 151 #define CPU_FTR_16M_PAGE                LONG_ASM_CONST(0x0000000200000000)
 
 152 #define CPU_FTR_TLBIEL                  LONG_ASM_CONST(0x0000000400000000)
 
 153 #define CPU_FTR_NOEXECUTE               LONG_ASM_CONST(0x0000000800000000)
 
 154 #define CPU_FTR_IABR                    LONG_ASM_CONST(0x0000002000000000)
 
 155 #define CPU_FTR_MMCRA                   LONG_ASM_CONST(0x0000004000000000)
 
 156 #define CPU_FTR_CTRL                    LONG_ASM_CONST(0x0000008000000000)
 
 157 #define CPU_FTR_SMT                     LONG_ASM_CONST(0x0000010000000000)
 
 158 #define CPU_FTR_LOCKLESS_TLBIE          LONG_ASM_CONST(0x0000040000000000)
 
 159 #define CPU_FTR_CI_LARGE_PAGE           LONG_ASM_CONST(0x0000100000000000)
 
 160 #define CPU_FTR_PAUSE_ZERO              LONG_ASM_CONST(0x0000200000000000)
 
 161 #define CPU_FTR_PURR                    LONG_ASM_CONST(0x0000400000000000)
 
 162 #define CPU_FTR_CELL_TB_BUG             LONG_ASM_CONST(0x0000800000000000)
 
 163 #define CPU_FTR_SPURR                   LONG_ASM_CONST(0x0001000000000000)
 
 164 #define CPU_FTR_DSCR                    LONG_ASM_CONST(0x0002000000000000)
 
 168 #define CPU_FTR_PPCAS_ARCH_V2   (CPU_FTR_SLB | \
 
 169                                  CPU_FTR_TLBIEL | CPU_FTR_NOEXECUTE | \
 
 170                                  CPU_FTR_NODSISRALIGN | CPU_FTR_16M_PAGE)
 
 172 /* We only set the altivec features if the kernel was compiled with altivec
 
 175 #ifdef CONFIG_ALTIVEC
 
 176 #define CPU_FTR_ALTIVEC_COMP    CPU_FTR_ALTIVEC
 
 177 #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
 
 179 #define CPU_FTR_ALTIVEC_COMP    0
 
 180 #define PPC_FEATURE_HAS_ALTIVEC_COMP    0
 
 183 /* We need to mark all pages as being coherent if we're SMP or we
 
 184  * have a 74[45]x and an MPC107 host bridge. Also 83xx requires
 
 185  * it for PCI "streaming/prefetch" to work properly.
 
 187 #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
 
 188         || defined(CONFIG_PPC_83xx)
 
 189 #define CPU_FTR_COMMON                  CPU_FTR_NEED_COHERENT
 
 191 #define CPU_FTR_COMMON                  0
 
 194 /* The powersave features NAP & DOZE seems to confuse BDI when
 
 195    debugging. So if a BDI is used, disable theses
 
 197 #ifndef CONFIG_BDI_SWITCH
 
 198 #define CPU_FTR_MAYBE_CAN_DOZE  CPU_FTR_CAN_DOZE
 
 199 #define CPU_FTR_MAYBE_CAN_NAP   CPU_FTR_CAN_NAP
 
 201 #define CPU_FTR_MAYBE_CAN_DOZE  0
 
 202 #define CPU_FTR_MAYBE_CAN_NAP   0
 
 205 #define CLASSIC_PPC (!defined(CONFIG_8xx) && !defined(CONFIG_4xx) && \
 
 206                      !defined(CONFIG_POWER3) && !defined(CONFIG_POWER4) && \
 
 207                      !defined(CONFIG_BOOKE))
 
 209 #define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | CPU_FTR_HPTE_TABLE | \
 
 210         CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
 
 211 #define CPU_FTRS_603    (CPU_FTR_COMMON | \
 
 212             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
 
 213             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
 
 214 #define CPU_FTRS_604    (CPU_FTR_COMMON | \
 
 215             CPU_FTR_USE_TB | CPU_FTR_604_PERF_MON | CPU_FTR_HPTE_TABLE | \
 
 217 #define CPU_FTRS_740_NOTAU      (CPU_FTR_COMMON | \
 
 218             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
 
 219             CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
 
 220 #define CPU_FTRS_740    (CPU_FTR_COMMON | \
 
 221             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
 
 222             CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
 
 224 #define CPU_FTRS_750    (CPU_FTR_COMMON | \
 
 225             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
 
 226             CPU_FTR_TAU | CPU_FTR_HPTE_TABLE | CPU_FTR_MAYBE_CAN_NAP | \
 
 228 #define CPU_FTRS_750CL  (CPU_FTRS_750 | CPU_FTR_HAS_HIGH_BATS)
 
 229 #define CPU_FTRS_750FX1 (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
 
 230 #define CPU_FTRS_750FX2 (CPU_FTRS_750 | CPU_FTR_NO_DPM)
 
 231 #define CPU_FTRS_750FX  (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | \
 
 232                 CPU_FTR_HAS_HIGH_BATS)
 
 233 #define CPU_FTRS_750GX  (CPU_FTRS_750FX)
 
 234 #define CPU_FTRS_7400_NOTAU     (CPU_FTR_COMMON | \
 
 235             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
 
 236             CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE | \
 
 237             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
 
 238 #define CPU_FTRS_7400   (CPU_FTR_COMMON | \
 
 239             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
 
 240             CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | CPU_FTR_HPTE_TABLE | \
 
 241             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
 
 242 #define CPU_FTRS_7450_20        (CPU_FTR_COMMON | \
 
 243             CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 244             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 245             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
 
 246 #define CPU_FTRS_7450_21        (CPU_FTR_COMMON | \
 
 248             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 249             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 250             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
 
 251             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
 
 252 #define CPU_FTRS_7450_23        (CPU_FTR_COMMON | \
 
 254             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 255             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 256             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
 
 257 #define CPU_FTRS_7455_1 (CPU_FTR_COMMON | \
 
 259             CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
 
 260             CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | CPU_FTR_HAS_HIGH_BATS | \
 
 261             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
 
 262 #define CPU_FTRS_7455_20        (CPU_FTR_COMMON | \
 
 264             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 265             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 266             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
 
 267             CPU_FTR_NEED_COHERENT | CPU_FTR_HAS_HIGH_BATS | CPU_FTR_PPC_LE)
 
 268 #define CPU_FTRS_7455   (CPU_FTR_COMMON | \
 
 270             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 271             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 272             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
 
 273             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
 
 274 #define CPU_FTRS_7447_10        (CPU_FTR_COMMON | \
 
 276             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 277             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 278             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
 
 279             CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE)
 
 280 #define CPU_FTRS_7447   (CPU_FTR_COMMON | \
 
 282             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 283             CPU_FTR_L3CR | CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 284             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
 
 285             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
 
 286 #define CPU_FTRS_7447A  (CPU_FTR_COMMON | \
 
 288             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 289             CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 290             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
 
 291             CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
 
 292 #define CPU_FTRS_7448   (CPU_FTR_COMMON | \
 
 294             CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
 
 295             CPU_FTR_HPTE_TABLE | CPU_FTR_SPEC7450 | \
 
 296             CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_HAS_HIGH_BATS | \
 
 298 #define CPU_FTRS_82XX   (CPU_FTR_COMMON | \
 
 299             CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
 
 300 #define CPU_FTRS_G2_LE  (CPU_FTR_MAYBE_CAN_DOZE | \
 
 301             CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS)
 
 302 #define CPU_FTRS_E300   (CPU_FTR_MAYBE_CAN_DOZE | \
 
 303             CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS | \
 
 305 #define CPU_FTRS_E300C2 (CPU_FTR_MAYBE_CAN_DOZE | \
 
 306             CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_HAS_HIGH_BATS | \
 
 307             CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
 
 308 #define CPU_FTRS_CLASSIC32      (CPU_FTR_COMMON | \
 
 309             CPU_FTR_USE_TB | CPU_FTR_HPTE_TABLE)
 
 310 #define CPU_FTRS_8XX    (CPU_FTR_USE_TB)
 
 311 #define CPU_FTRS_40X    (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN)
 
 312 #define CPU_FTRS_44X    (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN)
 
 313 #define CPU_FTRS_E200   (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
 
 314             CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
 
 315 #define CPU_FTRS_E500   (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN)
 
 316 #define CPU_FTRS_E500_2 (CPU_FTR_USE_TB | \
 
 317             CPU_FTR_BIG_PHYS | CPU_FTR_NODSISRALIGN)
 
 318 #define CPU_FTRS_GENERIC_32     (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
 
 321 #define CPU_FTRS_POWER3 (CPU_FTR_USE_TB | \
 
 322             CPU_FTR_HPTE_TABLE | CPU_FTR_IABR | CPU_FTR_PPC_LE)
 
 323 #define CPU_FTRS_RS64   (CPU_FTR_USE_TB | \
 
 324             CPU_FTR_HPTE_TABLE | CPU_FTR_IABR | \
 
 325             CPU_FTR_MMCRA | CPU_FTR_CTRL)
 
 326 #define CPU_FTRS_POWER4 (CPU_FTR_USE_TB | \
 
 327             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
 
 329 #define CPU_FTRS_PPC970 (CPU_FTR_USE_TB | \
 
 330             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
 
 331             CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA)
 
 332 #define CPU_FTRS_POWER5 (CPU_FTR_USE_TB | \
 
 333             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
 
 334             CPU_FTR_MMCRA | CPU_FTR_SMT | \
 
 335             CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
 
 337 #define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | \
 
 338             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
 
 339             CPU_FTR_MMCRA | CPU_FTR_SMT | \
 
 340             CPU_FTR_COHERENT_ICACHE | CPU_FTR_LOCKLESS_TLBIE | \
 
 341             CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
 
 343 #define CPU_FTRS_CELL   (CPU_FTR_USE_TB | \
 
 344             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
 
 345             CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
 
 346             CPU_FTR_PAUSE_ZERO | CPU_FTR_CI_LARGE_PAGE | CPU_FTR_CELL_TB_BUG)
 
 347 #define CPU_FTRS_PA6T (CPU_FTR_USE_TB | \
 
 348             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2 | \
 
 349             CPU_FTR_ALTIVEC_COMP | CPU_FTR_CI_LARGE_PAGE | \
 
 350             CPU_FTR_PURR | CPU_FTR_REAL_LE)
 
 351 #define CPU_FTRS_COMPATIBLE     (CPU_FTR_USE_TB | \
 
 352             CPU_FTR_HPTE_TABLE | CPU_FTR_PPCAS_ARCH_V2)
 
 355 #define CPU_FTRS_POSSIBLE       \
 
 356             (CPU_FTRS_POWER3 | CPU_FTRS_RS64 | CPU_FTRS_POWER4 |        \
 
 357             CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | CPU_FTRS_POWER6 |       \
 
 358             CPU_FTRS_CELL | CPU_FTRS_PA6T)
 
 363             CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
 
 364             CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
 
 365             CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
 
 366             CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
 
 367             CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
 
 368             CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
 
 369             CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
 
 370             CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
 
 373             CPU_FTRS_GENERIC_32 |
 
 388             CPU_FTRS_E500 | CPU_FTRS_E500_2 |
 
 392 #endif /* __powerpc64__ */
 
 395 #define CPU_FTRS_ALWAYS         \
 
 396             (CPU_FTRS_POWER3 & CPU_FTRS_RS64 & CPU_FTRS_POWER4 &        \
 
 397             CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & CPU_FTRS_POWER6 &       \
 
 398             CPU_FTRS_CELL & CPU_FTRS_PA6T & CPU_FTRS_POSSIBLE)
 
 403             CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
 
 404             CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
 
 405             CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
 
 406             CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
 
 407             CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
 
 408             CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
 
 409             CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
 
 410             CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
 
 413             CPU_FTRS_GENERIC_32 &
 
 428             CPU_FTRS_E500 & CPU_FTRS_E500_2 &
 
 432 #endif /* __powerpc64__ */
 
 434 static inline int cpu_has_feature(unsigned long feature)
 
 436         return (CPU_FTRS_ALWAYS & feature) ||
 
 438                 & cur_cpu_spec->cpu_features
 
 442 #endif /* !__ASSEMBLY__ */
 
 446 #define BEGIN_FTR_SECTION_NESTED(label) label:
 
 447 #define BEGIN_FTR_SECTION               BEGIN_FTR_SECTION_NESTED(97)
 
 448 #define END_FTR_SECTION_NESTED(msk, val, label) \
 
 449         MAKE_FTR_SECTION_ENTRY(msk, val, label, __ftr_fixup)
 
 450 #define END_FTR_SECTION(msk, val)               \
 
 451         END_FTR_SECTION_NESTED(msk, val, 97)
 
 453 #define END_FTR_SECTION_IFSET(msk)      END_FTR_SECTION((msk), (msk))
 
 454 #define END_FTR_SECTION_IFCLR(msk)      END_FTR_SECTION((msk), 0)
 
 455 #endif /* __ASSEMBLY__ */
 
 457 #endif /* __KERNEL__ */
 
 458 #endif /* __ASM_POWERPC_CPUTABLE_H */