5 #include <linux/config.h>
6 #include <linux/kernel.h>
8 #include <linux/delay.h>
9 #include <linux/string.h>
10 #include <linux/init.h>
11 #include <linux/ide.h>
14 #include <asm/pgtable.h>
16 #include <asm/hydra.h>
19 #include <asm/machdep.h>
20 #include <asm/sections.h>
21 #include <asm/pci-bridge.h>
22 #include <asm/open_pic.h>
23 #include <asm/grackle.h>
29 void __iomem *gg2_pci_config_base;
32 * The VLSI Golden Gate II has only 512K of PCI configuration space, so we
33 * limit the bus number to 3 bits
36 int gg2_read_config(struct pci_bus *bus, unsigned int devfn, int off,
39 volatile void __iomem *cfg_data;
40 struct pci_controller *hose = bus->sysdata;
43 return PCIBIOS_DEVICE_NOT_FOUND;
45 * Note: the caller has already checked that off is
46 * suitably aligned and that len is 1, 2 or 4.
48 cfg_data = hose->cfg_data + ((bus->number<<16) | (devfn<<8) | off);
51 *val = in_8(cfg_data);
54 *val = in_le16(cfg_data);
57 *val = in_le32(cfg_data);
60 return PCIBIOS_SUCCESSFUL;
63 int gg2_write_config(struct pci_bus *bus, unsigned int devfn, int off,
66 volatile void __iomem *cfg_data;
67 struct pci_controller *hose = bus->sysdata;
70 return PCIBIOS_DEVICE_NOT_FOUND;
72 * Note: the caller has already checked that off is
73 * suitably aligned and that len is 1, 2 or 4.
75 cfg_data = hose->cfg_data + ((bus->number<<16) | (devfn<<8) | off);
81 out_le16(cfg_data, val);
84 out_le32(cfg_data, val);
87 return PCIBIOS_SUCCESSFUL;
90 static struct pci_ops gg2_pci_ops =
97 * Access functions for PCI config space using RTAS calls.
99 int rtas_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
102 struct pci_controller *hose = bus->sysdata;
103 unsigned long addr = (offset & 0xff) | ((devfn & 0xff) << 8)
104 | (((bus->number - hose->first_busno) & 0xff) << 16)
105 | (hose->index << 24);
109 rval = rtas_call(rtas_token("read-pci-config"), 2, 2, &ret, addr, len);
111 return rval? PCIBIOS_DEVICE_NOT_FOUND: PCIBIOS_SUCCESSFUL;
114 int rtas_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
117 struct pci_controller *hose = bus->sysdata;
118 unsigned long addr = (offset & 0xff) | ((devfn & 0xff) << 8)
119 | (((bus->number - hose->first_busno) & 0xff) << 16)
120 | (hose->index << 24);
123 rval = rtas_call(rtas_token("write-pci-config"), 3, 1, NULL,
125 return rval? PCIBIOS_DEVICE_NOT_FOUND: PCIBIOS_SUCCESSFUL;
128 static struct pci_ops rtas_pci_ops =
134 volatile struct Hydra __iomem *Hydra = NULL;
139 struct device_node *np;
142 np = find_devices("mac-io");
143 if (np == NULL || of_address_to_resource(np, 0, &r))
145 Hydra = ioremap(r.start, r.end-r.start);
146 printk("Hydra Mac I/O at %lx\n", r.start);
147 printk("Hydra Feature_Control was %x",
148 in_le32(&Hydra->Feature_Control));
149 out_le32(&Hydra->Feature_Control, (HYDRA_FC_SCC_CELL_EN |
150 HYDRA_FC_SCSI_CELL_EN |
151 HYDRA_FC_SCCA_ENABLE |
152 HYDRA_FC_SCCB_ENABLE |
153 HYDRA_FC_ARB_BYPASS |
154 HYDRA_FC_MPIC_ENABLE |
155 HYDRA_FC_SLOW_SCC_PCLK |
156 HYDRA_FC_MPIC_IS_MASTER));
157 printk(", now %x\n", in_le32(&Hydra->Feature_Control));
162 chrp_pcibios_fixup(void)
164 struct pci_dev *dev = NULL;
165 struct device_node *np;
167 /* PCI interrupts are controlled by the OpenPIC */
168 for_each_pci_dev(dev) {
169 np = pci_device_to_OF_node(dev);
170 if ((np != 0) && (np->n_intrs > 0) && (np->intrs[0].line != 0))
171 dev->irq = np->intrs[0].line;
172 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
176 #define PRG_CL_RESET_VALID 0x00010000
179 setup_python(struct pci_controller *hose, struct device_node *dev)
185 if (of_address_to_resource(dev, 0, &r)) {
186 printk(KERN_ERR "No address for Python PCI controller\n");
190 /* Clear the magic go-slow bit */
191 reg = ioremap(r.start + 0xf6000, 0x40);
193 val = in_be32(®[12]);
194 if (val & PRG_CL_RESET_VALID) {
195 out_be32(®[12], val & ~PRG_CL_RESET_VALID);
200 setup_indirect_pci(hose, r.start + 0xf8000, r.start + 0xf8010);
203 /* Marvell Discovery II based Pegasos 2 */
204 static void __init setup_peg2(struct pci_controller *hose, struct device_node *dev)
206 struct device_node *root = find_path_device("/");
207 struct device_node *rtas;
210 rtas = of_find_node_by_name (root, "rtas");
212 hose->ops = &rtas_pci_ops;
215 printk ("RTAS supporting Pegasos OF not found, please upgrade"
218 pci_assign_all_buses = 1;
222 chrp_find_bridges(void)
224 struct device_node *dev;
227 struct pci_controller *hose;
229 char *model, *machine;
230 int is_longtrail = 0, is_mot = 0, is_pegasos = 0;
231 struct device_node *root = find_path_device("/");
234 * The PCI host bridge nodes on some machines don't have
235 * properties to adequately identify them, so we have to
236 * look at what sort of machine this is as well.
238 machine = get_property(root, "model", NULL);
239 if (machine != NULL) {
240 is_longtrail = strncmp(machine, "IBM,LongTrail", 13) == 0;
241 is_mot = strncmp(machine, "MOT", 3) == 0;
242 if (strncmp(machine, "Pegasos2", 8) == 0)
244 else if (strncmp(machine, "Pegasos", 7) == 0)
247 for (dev = root->child; dev != NULL; dev = dev->sibling) {
248 if (dev->type == NULL || strcmp(dev->type, "pci") != 0)
251 /* The GG2 bridge on the LongTrail doesn't have an address */
252 if (of_address_to_resource(dev, 0, &r) && !is_longtrail) {
253 printk(KERN_WARNING "Can't use %s: no address\n",
257 bus_range = (int *) get_property(dev, "bus-range", &len);
258 if (bus_range == NULL || len < 2 * sizeof(int)) {
259 printk(KERN_WARNING "Can't get bus-range for %s\n",
263 if (bus_range[1] == bus_range[0])
264 printk(KERN_INFO "PCI bus %d", bus_range[0]);
266 printk(KERN_INFO "PCI buses %d..%d",
267 bus_range[0], bus_range[1]);
268 printk(" controlled by %s", dev->type);
270 printk(" at %lx", r.start);
273 hose = pcibios_alloc_controller();
275 printk("Can't allocate PCI controller structure for %s\n",
279 hose->arch_data = dev;
280 hose->first_busno = bus_range[0];
281 hose->last_busno = bus_range[1];
283 model = get_property(dev, "model", NULL);
286 if (device_is_compatible(dev, "IBM,python")) {
287 setup_python(hose, dev);
289 || strncmp(model, "Motorola, Grackle", 17) == 0) {
291 } else if (is_longtrail) {
292 void __iomem *p = ioremap(GG2_PCI_CONFIG_BASE, 0x80000);
293 hose->ops = &gg2_pci_ops;
295 gg2_pci_config_base = p;
296 } else if (is_pegasos == 1) {
297 setup_indirect_pci(hose, 0xfec00cf8, 0xfee00cfc);
298 } else if (is_pegasos == 2) {
299 setup_peg2(hose, dev);
301 printk("No methods for %s (model %s), using RTAS\n",
302 dev->full_name, model);
303 hose->ops = &rtas_pci_ops;
306 pci_process_bridge_OF_ranges(hose, dev, index == 0);
308 /* check the first bridge for a property that we can
309 use to set pci_dram_offset */
310 dma = (unsigned int *)
311 get_property(dev, "ibm,dma-ranges", &len);
312 if (index == 0 && dma != NULL && len >= 6 * sizeof(*dma)) {
313 pci_dram_offset = dma[2] - dma[3];
314 printk("pci_dram_offset = %lx\n", pci_dram_offset);
318 /* Do not fixup interrupts from OF tree on pegasos */
320 ppc_md.pcibios_fixup = NULL;