2 * linux/arch/arm/mm/proc-v6.S
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * This is the "shell" of the ARMv6 processor support.
12 #include <linux/linkage.h>
13 #include <asm/assembler.h>
14 #include <asm/constants.h>
15 #include <asm/procinfo.h>
16 #include <asm/pgtable.h>
18 #include "proc-macros.S"
20 #define D_CACHE_LINE_SIZE 32
54 ENTRY(cpu_v6_proc_init)
57 ENTRY(cpu_v6_proc_fin)
63 * Perform a soft reset of the system. Put the CPU into the
64 * same state as it would be if it had been reset, and branch
65 * to what would be the reset vector.
67 * - loc - location to jump to for soft reset
78 * Idle the processor (eg, wait for interrupt).
80 * IRQs are already disabled.
83 mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
86 ENTRY(cpu_v6_dcache_clean_area)
87 #ifndef TLB_CAN_READ_FROM_L1_CACHE
88 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
89 add r0, r0, #D_CACHE_LINE_SIZE
90 subs r1, r1, #D_CACHE_LINE_SIZE
96 * cpu_arm926_switch_mm(pgd_phys, tsk)
98 * Set the translation table base pointer to be pgd_phys
100 * - pgd_phys - physical address of new TTB
102 * It is assumed that:
103 * - we are not using split page tables
105 ENTRY(cpu_v6_switch_mm)
107 ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
108 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
109 mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
110 mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
111 mcr p15, 0, r1, c13, c0, 1 @ set context ID
115 * cpu_v6_set_pte(ptep, pte)
117 * Set a level 2 translation table entry.
119 * - ptep - pointer to level 2 translation table entry
120 * (hardware version is stored at -1024 bytes)
121 * - pte - PTE value to store
124 * YUWD APX AP1 AP0 SVC User
125 * 0xxx 0 0 0 no acc no acc
126 * 100x 1 0 1 r/o no acc
127 * 10x0 1 0 1 r/o no acc
128 * 1011 0 0 1 r/w no acc
133 ENTRY(cpu_v6_set_pte)
134 str r1, [r0], #-2048 @ linux version
136 bic r2, r1, #0x000007f0
137 bic r2, r2, #0x00000003
138 orr r2, r2, #PTE_EXT_AP0 | 2
141 tstne r1, #L_PTE_DIRTY
142 orreq r2, r2, #PTE_EXT_APX
145 orrne r2, r2, #PTE_EXT_AP1
146 tstne r2, #PTE_EXT_APX
147 bicne r2, r2, #PTE_EXT_APX | PTE_EXT_AP0
150 biceq r2, r2, #PTE_EXT_APX | PTE_EXT_AP_MASK
152 @ tst r1, #L_PTE_EXEC
153 @ orreq r2, r2, #PTE_EXT_XN
155 tst r1, #L_PTE_PRESENT
159 mcr p15, 0, r0, c7, c10, 1 @ flush_pte
166 .asciz "Some Random V6 Processor"
169 .section ".text.init", #alloc, #execinstr
174 * Initialise TLB, Caches, and MMU state ready to switch the MMU
175 * on. Return in r0 the new CP15 C1 control register setting.
177 * We automatically detect if we have a Harvard cache, and use the
178 * Harvard cache control instructions insead of the unified cache
179 * control instructions.
181 * This should be able to cover all ARMv6 cores.
183 * It is assumed that:
184 * - cache type register is implemented
188 mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
189 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
190 mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
191 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer
192 mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
193 mcr p15, 0, r0, c2, c0, 2 @ TTB control register
194 mcr p15, 0, r4, c2, c0, 1 @ load TTB1
196 mrc p15, 0, r0, c1, c0, 2
197 orr r0, r0, #(0xf << 20)
198 mcr p15, 0, r0, c1, c0, 2 @ Enable full access to VFP
200 mrc p15, 0, r0, c1, c0, 0 @ read control register
201 ldr r5, v6_cr1_clear @ get mask for bits to clear
202 bic r0, r0, r5 @ clear bits them
203 ldr r5, v6_cr1_set @ get mask for bits to set
204 orr r0, r0, r5 @ set them
205 mov pc, lr @ return to head.S:__ret
209 * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
210 * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
211 * 0 110 0011 1.00 .111 1101 < we want
213 .type v6_cr1_clear, #object
214 .type v6_cr1_set, #object
220 .type v6_processor_functions, #object
221 ENTRY(v6_processor_functions)
223 .word cpu_v6_proc_init
224 .word cpu_v6_proc_fin
227 .word cpu_v6_dcache_clean_area
228 .word cpu_v6_switch_mm
230 .size v6_processor_functions, . - v6_processor_functions
232 .type cpu_arch_name, #object
235 .size cpu_arch_name, . - cpu_arch_name
237 .type cpu_elf_name, #object
240 .size cpu_elf_name, . - cpu_elf_name
243 .section ".proc.info", #alloc, #execinstr
246 * Match any ARMv6 processor core.
248 .type __v6_proc_info, #object
252 .long PMD_TYPE_SECT | \
253 PMD_SECT_BUFFERABLE | \
254 PMD_SECT_CACHEABLE | \
255 PMD_SECT_AP_WRITE | \
260 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_VFP|HWCAP_EDSP|HWCAP_JAVA
262 .long v6_processor_functions
266 .size __v6_proc_info, . - __v6_proc_info