2 * GE Fanuc SBC610 Device Tree Source
4 * Copyright 2008 GE Fanuc Intelligent Platforms Embedded Systems, Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
11 * Based on: SBS CM6 Device Tree Source
12 * Copyright 2007 SBS Technologies GmbH & Co. KG
13 * And: mpc8641_hpcn.dts (MPC8641 HPCN Device Tree Source)
14 * Copyright 2006 Freescale Semiconductor Inc.
18 * Compiled with dtc -I dts -O dtb -o gef_sbc610.dtb gef_sbc610.dts
25 compatible = "gef,sbc610";
44 d-cache-line-size = <32>; // 32 bytes
45 i-cache-line-size = <32>; // 32 bytes
46 d-cache-size = <32768>; // L1, 32K
47 i-cache-size = <32768>; // L1, 32K
48 timebase-frequency = <0>; // From uboot
49 bus-frequency = <0>; // From uboot
50 clock-frequency = <0>; // From uboot
55 d-cache-line-size = <32>; // 32 bytes
56 i-cache-line-size = <32>; // 32 bytes
57 d-cache-size = <32768>; // L1, 32K
58 i-cache-size = <32768>; // L1, 32K
59 timebase-frequency = <0>; // From uboot
60 bus-frequency = <0>; // From uboot
61 clock-frequency = <0>; // From uboot
66 device_type = "memory";
67 reg = <0x0 0x40000000>; // set by uboot
73 compatible = "fsl,mpc8641-localbus", "simple-bus";
74 reg = <0xfef05000 0x1000>;
76 interrupt-parent = <&mpic>;
78 ranges = <0 0 0xff000000 0x01000000 // 16MB Boot flash
79 1 0 0xe8000000 0x08000000 // Paged Flash 0
80 2 0 0xe0000000 0x08000000 // Paged Flash 1
81 3 0 0xfc100000 0x00020000 // NVRAM
82 4 0 0xfc000000 0x00008000 // FPGA
83 5 0 0xfc008000 0x00008000 // AFIX FPGA
84 6 0 0xfd000000 0x00800000 // IO FPGA (8-bit)
85 7 0 0xfd800000 0x00800000>; // IO FPGA (32-bit)
88 compatible = "gef,fpga-regs";
93 compatible = "gef,fpga-wdt";
94 reg = <0x4 0x2000 0x8>;
95 interrupts = <0x1a 0x4>;
96 interrupt-parent = <&gef_pic>;
98 /* Second watchdog available, driver currently supports one.
100 compatible = "gef,fpga-wdt";
101 reg = <0x4 0x2010 0x8>;
102 interrupts = <0x1b 0x4>;
103 interrupt-parent = <&gef_pic>;
106 gef_pic: pic@4,4000 {
107 #interrupt-cells = <1>;
108 interrupt-controller;
109 compatible = "gef,fpga-pic";
110 reg = <0x4 0x4000 0x20>;
113 interrupt-parent = <&mpic>;
116 gef_gpio: gpio@7,14000 {
118 compatible = "gef,sbc610-gpio";
119 reg = <0x7 0x14000 0x24>;
125 #address-cells = <1>;
127 #interrupt-cells = <2>;
129 compatible = "simple-bus";
130 ranges = <0x0 0xfef00000 0x00100000>;
131 reg = <0xfef00000 0x100000>; // CCSRBAR 1M
132 bus-frequency = <33333333>;
135 #address-cells = <1>;
137 compatible = "fsl-i2c";
138 reg = <0x3000 0x100>;
139 interrupts = <0x2b 0x2>;
140 interrupt-parent = <&mpic>;
144 compatible = "epson,rx8581";
149 compatible = "dallas,ds1682";
155 #address-cells = <1>;
157 compatible = "fsl-i2c";
158 reg = <0x3100 0x100>;
159 interrupts = <0x2b 0x2>;
160 interrupt-parent = <&mpic>;
165 #address-cells = <1>;
167 compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
169 ranges = <0x0 0x21100 0x200>;
172 compatible = "fsl,mpc8641-dma-channel",
173 "fsl,eloplus-dma-channel";
176 interrupt-parent = <&mpic>;
180 compatible = "fsl,mpc8641-dma-channel",
181 "fsl,eloplus-dma-channel";
184 interrupt-parent = <&mpic>;
188 compatible = "fsl,mpc8641-dma-channel",
189 "fsl,eloplus-dma-channel";
192 interrupt-parent = <&mpic>;
196 compatible = "fsl,mpc8641-dma-channel",
197 "fsl,eloplus-dma-channel";
200 interrupt-parent = <&mpic>;
205 enet0: ethernet@24000 {
206 #address-cells = <1>;
208 device_type = "network";
210 compatible = "gianfar";
211 reg = <0x24000 0x1000>;
212 ranges = <0x0 0x24000 0x1000>;
213 local-mac-address = [ 00 00 00 00 00 00 ];
214 interrupts = <0x1d 0x2 0x1e 0x2 0x22 0x2>;
215 interrupt-parent = <&mpic>;
216 phy-handle = <&phy0>;
217 phy-connection-type = "gmii";
220 #address-cells = <1>;
222 compatible = "fsl,gianfar-mdio";
225 phy0: ethernet-phy@0 {
226 interrupt-parent = <&gef_pic>;
227 interrupts = <0x9 0x4>;
230 phy2: ethernet-phy@2 {
231 interrupt-parent = <&gef_pic>;
232 interrupts = <0x8 0x4>;
238 enet1: ethernet@26000 {
239 device_type = "network";
241 compatible = "gianfar";
242 reg = <0x26000 0x1000>;
243 local-mac-address = [ 00 00 00 00 00 00 ];
244 interrupts = <0x1f 0x2 0x20 0x2 0x21 0x2>;
245 interrupt-parent = <&mpic>;
246 phy-handle = <&phy2>;
247 phy-connection-type = "gmii";
250 serial0: serial@4500 {
252 device_type = "serial";
253 compatible = "ns16550";
254 reg = <0x4500 0x100>;
255 clock-frequency = <0>;
256 interrupts = <0x2a 0x2>;
257 interrupt-parent = <&mpic>;
260 serial1: serial@4600 {
262 device_type = "serial";
263 compatible = "ns16550";
264 reg = <0x4600 0x100>;
265 clock-frequency = <0>;
266 interrupts = <0x1c 0x2>;
267 interrupt-parent = <&mpic>;
271 clock-frequency = <0>;
272 interrupt-controller;
273 #address-cells = <0>;
274 #interrupt-cells = <2>;
275 reg = <0x40000 0x40000>;
276 compatible = "chrp,open-pic";
277 device_type = "open-pic";
280 global-utilities@e0000 {
281 compatible = "fsl,mpc8641-guts";
282 reg = <0xe0000 0x1000>;
287 pci0: pcie@fef08000 {
288 compatible = "fsl,mpc8641-pcie";
290 #interrupt-cells = <1>;
292 #address-cells = <3>;
293 reg = <0xfef08000 0x1000>;
294 bus-range = <0x0 0xff>;
295 ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x40000000
296 0x01000000 0x0 0x00000000 0xfe000000 0x0 0x00400000>;
297 clock-frequency = <33333333>;
298 interrupt-parent = <&mpic>;
299 interrupts = <0x18 0x2>;
300 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
302 0x0000 0x0 0x0 0x1 &mpic 0x0 0x1
303 0x0000 0x0 0x0 0x2 &mpic 0x1 0x1
304 0x0000 0x0 0x0 0x3 &mpic 0x2 0x1
305 0x0000 0x0 0x0 0x4 &mpic 0x3 0x1
311 #address-cells = <3>;
313 ranges = <0x02000000 0x0 0x80000000
314 0x02000000 0x0 0x80000000
317 0x01000000 0x0 0x00000000
318 0x01000000 0x0 0x00000000