2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 #include <linux/crc32.h>
26 #include <linux/kernel.h>
27 #include <linux/version.h>
28 #include <linux/module.h>
29 #include <linux/netdevice.h>
30 #include <linux/dma-mapping.h>
31 #include <linux/etherdevice.h>
32 #include <linux/ethtool.h>
33 #include <linux/pci.h>
34 #include <linux/aer.h>
37 #include <linux/tcp.h>
39 #include <linux/delay.h>
40 #include <linux/workqueue.h>
41 #include <linux/if_vlan.h>
42 #include <linux/prefetch.h>
43 #include <linux/debugfs.h>
44 #include <linux/mii.h>
48 #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
49 #define SKY2_VLAN_TAG_USED 1
54 #define DRV_NAME "sky2"
55 #define DRV_VERSION "1.20"
56 #define PFX DRV_NAME " "
59 * The Yukon II chipset takes 64 bit command blocks (called list elements)
60 * that are organized into three (receive, transmit, status) different rings
64 #define RX_LE_SIZE 1024
65 #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
66 #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
67 #define RX_DEF_PENDING RX_MAX_PENDING
68 #define RX_SKB_ALIGN 8
70 #define TX_RING_SIZE 512
71 #define TX_DEF_PENDING (TX_RING_SIZE - 1)
72 #define TX_MIN_PENDING 64
73 #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
75 #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
76 #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77 #define TX_WATCHDOG (5 * HZ)
78 #define NAPI_WEIGHT 64
79 #define PHY_RETRIES 1000
81 #define SKY2_EEPROM_MAGIC 0x9955aabb
84 #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
86 static const u32 default_msg =
87 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
88 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
89 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
91 static int debug = -1; /* defaults above */
92 module_param(debug, int, 0);
93 MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
95 static int copybreak __read_mostly = 128;
96 module_param(copybreak, int, 0);
97 MODULE_PARM_DESC(copybreak, "Receive copy threshold");
99 static int disable_msi = 0;
100 module_param(disable_msi, int, 0);
101 MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
103 static const struct pci_device_id sky2_id_table[] = {
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
140 MODULE_DEVICE_TABLE(pci, sky2_id_table);
142 /* Avoid conditionals by using array */
143 static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144 static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
145 static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
147 /* This driver supports yukon2 chipset only */
148 static const char *yukon2_name[] = {
150 "EC Ultra", /* 0xb4 */
151 "Extreme", /* 0xb5 */
157 static void sky2_set_multicast(struct net_device *dev);
159 /* Access to PHY via serial interconnect */
160 static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
164 gma_write16(hw, port, GM_SMI_DATA, val);
165 gma_write16(hw, port, GM_SMI_CTRL,
166 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
168 for (i = 0; i < PHY_RETRIES; i++) {
169 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
173 if (!(ctrl & GM_SMI_CT_BUSY))
179 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
183 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
187 static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
191 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
192 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
194 for (i = 0; i < PHY_RETRIES; i++) {
195 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
199 if (ctrl & GM_SMI_CT_RD_VAL) {
200 *val = gma_read16(hw, port, GM_SMI_DATA);
207 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
210 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
214 static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
217 __gm_phy_read(hw, port, reg, &v);
222 static void sky2_power_on(struct sky2_hw *hw)
224 /* switch power to VCC (WA for VAUX problem) */
225 sky2_write8(hw, B0_POWER_CTRL,
226 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
228 /* disable Core Clock Division, */
229 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
231 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
232 /* enable bits are inverted */
233 sky2_write8(hw, B2_Y2_CLK_GATE,
234 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
235 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
236 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
238 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
240 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
241 struct pci_dev *pdev = hw->pdev;
244 pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
246 pci_read_config_dword(pdev, PCI_DEV_REG4, ®);
247 /* set all bits to 0 except bits 15..12 and 8 */
248 reg &= P_ASPM_CONTROL_MSK;
249 pci_write_config_dword(pdev, PCI_DEV_REG4, reg);
251 pci_read_config_dword(pdev, PCI_DEV_REG5, ®);
252 /* set all bits to 0 except bits 28 & 27 */
253 reg &= P_CTL_TIM_VMAIN_AV_MSK;
254 pci_write_config_dword(pdev, PCI_DEV_REG5, reg);
256 pci_write_config_dword(pdev, PCI_CFG_REG_1, 0);
258 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
259 reg = sky2_read32(hw, B2_GP_IO);
260 reg |= GLB_GPIO_STAT_RACE_DIS;
261 sky2_write32(hw, B2_GP_IO, reg);
263 sky2_read32(hw, B2_GP_IO);
267 static void sky2_power_aux(struct sky2_hw *hw)
269 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
270 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
272 /* enable bits are inverted */
273 sky2_write8(hw, B2_Y2_CLK_GATE,
274 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
275 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
276 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
278 /* switch power to VAUX */
279 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
280 sky2_write8(hw, B0_POWER_CTRL,
281 (PC_VAUX_ENA | PC_VCC_ENA |
282 PC_VAUX_ON | PC_VCC_OFF));
285 static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
289 /* disable all GMAC IRQ's */
290 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
292 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
293 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
294 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
297 reg = gma_read16(hw, port, GM_RX_CTRL);
298 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
299 gma_write16(hw, port, GM_RX_CTRL, reg);
302 /* flow control to advertise bits */
303 static const u16 copper_fc_adv[] = {
305 [FC_TX] = PHY_M_AN_ASP,
306 [FC_RX] = PHY_M_AN_PC,
307 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
310 /* flow control to advertise bits when using 1000BaseX */
311 static const u16 fiber_fc_adv[] = {
312 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
313 [FC_TX] = PHY_M_P_ASYM_MD_X,
314 [FC_RX] = PHY_M_P_SYM_MD_X,
315 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
318 /* flow control to GMA disable bits */
319 static const u16 gm_fc_disable[] = {
320 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
321 [FC_TX] = GM_GPCR_FC_RX_DIS,
322 [FC_RX] = GM_GPCR_FC_TX_DIS,
327 static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
329 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
330 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
332 if (sky2->autoneg == AUTONEG_ENABLE &&
333 !(hw->flags & SKY2_HW_NEWER_PHY)) {
334 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
336 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
338 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
340 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
341 if (hw->chip_id == CHIP_ID_YUKON_EC)
342 /* set downshift counter to 3x and enable downshift */
343 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
345 /* set master & slave downshift counter to 1x */
346 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
348 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
351 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
352 if (sky2_is_copper(hw)) {
353 if (!(hw->flags & SKY2_HW_GIGABIT)) {
354 /* enable automatic crossover */
355 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
357 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
358 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
361 /* Enable Class A driver for FE+ A0 */
362 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
363 spec |= PHY_M_FESC_SEL_CL_A;
364 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
367 /* disable energy detect */
368 ctrl &= ~PHY_M_PC_EN_DET_MSK;
370 /* enable automatic crossover */
371 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
373 /* downshift on PHY 88E1112 and 88E1149 is changed */
374 if (sky2->autoneg == AUTONEG_ENABLE
375 && (hw->flags & SKY2_HW_NEWER_PHY)) {
376 /* set downshift counter to 3x and enable downshift */
377 ctrl &= ~PHY_M_PC_DSC_MSK;
378 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
382 /* workaround for deviation #4.88 (CRC errors) */
383 /* disable Automatic Crossover */
385 ctrl &= ~PHY_M_PC_MDIX_MSK;
388 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
390 /* special setup for PHY 88E1112 Fiber */
391 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
392 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
394 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
396 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
397 ctrl &= ~PHY_M_MAC_MD_MSK;
398 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
399 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
401 if (hw->pmd_type == 'P') {
402 /* select page 1 to access Fiber registers */
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
405 /* for SFP-module set SIGDET polarity to low */
406 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
407 ctrl |= PHY_M_FIB_SIGD_POL;
408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
411 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
419 if (sky2->autoneg == AUTONEG_ENABLE) {
420 if (sky2_is_copper(hw)) {
421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 ct1000 |= PHY_M_1000C_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 ct1000 |= PHY_M_1000C_AHD;
425 if (sky2->advertising & ADVERTISED_100baseT_Full)
426 adv |= PHY_M_AN_100_FD;
427 if (sky2->advertising & ADVERTISED_100baseT_Half)
428 adv |= PHY_M_AN_100_HD;
429 if (sky2->advertising & ADVERTISED_10baseT_Full)
430 adv |= PHY_M_AN_10_FD;
431 if (sky2->advertising & ADVERTISED_10baseT_Half)
432 adv |= PHY_M_AN_10_HD;
434 adv |= copper_fc_adv[sky2->flow_mode];
435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2->advertising & ADVERTISED_1000baseT_Full)
437 adv |= PHY_M_AN_1000X_AFD;
438 if (sky2->advertising & ADVERTISED_1000baseT_Half)
439 adv |= PHY_M_AN_1000X_AHD;
441 adv |= fiber_fc_adv[sky2->flow_mode];
444 /* Restart Auto-negotiation */
445 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
447 /* forced speed/duplex settings */
448 ct1000 = PHY_M_1000C_MSE;
450 /* Disable auto update for duplex flow control and speed */
451 reg |= GM_GPCR_AU_ALL_DIS;
453 switch (sky2->speed) {
455 ctrl |= PHY_CT_SP1000;
456 reg |= GM_GPCR_SPEED_1000;
459 ctrl |= PHY_CT_SP100;
460 reg |= GM_GPCR_SPEED_100;
464 if (sky2->duplex == DUPLEX_FULL) {
465 reg |= GM_GPCR_DUP_FULL;
466 ctrl |= PHY_CT_DUP_MD;
467 } else if (sky2->speed < SPEED_1000)
468 sky2->flow_mode = FC_NONE;
471 reg |= gm_fc_disable[sky2->flow_mode];
473 /* Forward pause packets to GMAC? */
474 if (sky2->flow_mode & FC_RX)
475 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
477 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
480 gma_write16(hw, port, GM_GP_CTRL, reg);
482 if (hw->flags & SKY2_HW_GIGABIT)
483 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
485 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
486 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
488 /* Setup Phy LED's */
489 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
492 switch (hw->chip_id) {
493 case CHIP_ID_YUKON_FE:
494 /* on 88E3082 these bits are at 11..9 (shifted left) */
495 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
497 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
499 /* delete ACT LED control bits */
500 ctrl &= ~PHY_M_FELP_LED1_MSK;
501 /* change ACT LED control to blink mode */
502 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
503 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
506 case CHIP_ID_YUKON_FE_P:
507 /* Enable Link Partner Next Page */
508 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
509 ctrl |= PHY_M_PC_ENA_LIP_NP;
511 /* disable Energy Detect and enable scrambler */
512 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
513 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
515 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
516 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
517 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
518 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
520 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
523 case CHIP_ID_YUKON_XL:
524 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
526 /* select page 3 to access LED control register */
527 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
529 /* set LED Function Control register */
530 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
531 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
532 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
533 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
534 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
536 /* set Polarity Control register */
537 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
538 (PHY_M_POLC_LS1_P_MIX(4) |
539 PHY_M_POLC_IS0_P_MIX(4) |
540 PHY_M_POLC_LOS_CTRL(2) |
541 PHY_M_POLC_INIT_CTRL(2) |
542 PHY_M_POLC_STA1_CTRL(2) |
543 PHY_M_POLC_STA0_CTRL(2)));
545 /* restore page register */
546 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
549 case CHIP_ID_YUKON_EC_U:
550 case CHIP_ID_YUKON_EX:
551 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
553 /* select page 3 to access LED control register */
554 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
556 /* set LED Function Control register */
557 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
558 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
559 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
560 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
561 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
563 /* set Blink Rate in LED Timer Control Register */
564 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
565 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
566 /* restore page register */
567 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
571 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
572 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
573 /* turn off the Rx LED (LED_RX) */
574 ledover &= ~PHY_M_LED_MO_RX;
577 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
578 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
579 /* apply fixes in PHY AFE */
580 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
582 /* increase differential signal amplitude in 10BASE-T */
583 gm_phy_write(hw, port, 0x18, 0xaa99);
584 gm_phy_write(hw, port, 0x17, 0x2011);
586 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
587 gm_phy_write(hw, port, 0x18, 0xa204);
588 gm_phy_write(hw, port, 0x17, 0x2002);
590 /* set page register to 0 */
591 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
592 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
593 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
594 /* apply workaround for integrated resistors calibration */
595 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
596 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
597 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
598 /* no effect on Yukon-XL */
599 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
601 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
602 /* turn on 100 Mbps LED (LED_LINK100) */
603 ledover |= PHY_M_LED_MO_100;
607 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
611 /* Enable phy interrupt on auto-negotiation complete (or link up) */
612 if (sky2->autoneg == AUTONEG_ENABLE)
613 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
615 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
618 static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
620 struct pci_dev *pdev = hw->pdev;
622 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
623 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
625 pci_read_config_dword(pdev, PCI_DEV_REG1, ®1);
626 /* Turn on/off phy power saving */
628 reg1 &= ~phy_power[port];
630 reg1 |= phy_power[port];
632 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
633 reg1 |= coma_mode[port];
635 pci_write_config_dword(pdev, PCI_DEV_REG1, reg1);
636 pci_read_config_dword(pdev, PCI_DEV_REG1, ®1);
641 /* Force a renegotiation */
642 static void sky2_phy_reinit(struct sky2_port *sky2)
644 spin_lock_bh(&sky2->phy_lock);
645 sky2_phy_init(sky2->hw, sky2->port);
646 spin_unlock_bh(&sky2->phy_lock);
649 /* Put device in state to listen for Wake On Lan */
650 static void sky2_wol_init(struct sky2_port *sky2)
652 struct sky2_hw *hw = sky2->hw;
653 unsigned port = sky2->port;
654 enum flow_control save_mode;
658 /* Bring hardware out of reset */
659 sky2_write16(hw, B0_CTST, CS_RST_CLR);
660 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
662 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
663 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
666 * sky2_reset will re-enable on resume
668 save_mode = sky2->flow_mode;
669 ctrl = sky2->advertising;
671 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
672 sky2->flow_mode = FC_NONE;
673 sky2_phy_power(hw, port, 1);
674 sky2_phy_reinit(sky2);
676 sky2->flow_mode = save_mode;
677 sky2->advertising = ctrl;
679 /* Set GMAC to no flow control and auto update for speed/duplex */
680 gma_write16(hw, port, GM_GP_CTRL,
681 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
682 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
684 /* Set WOL address */
685 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
686 sky2->netdev->dev_addr, ETH_ALEN);
688 /* Turn on appropriate WOL control bits */
689 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
691 if (sky2->wol & WAKE_PHY)
692 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
694 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
696 if (sky2->wol & WAKE_MAGIC)
697 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
699 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
701 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
702 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
704 /* Turn on legacy PCI-Express PME mode */
705 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, ®1);
706 reg1 |= PCI_Y2_PME_LEGACY;
707 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
710 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
714 static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
716 struct net_device *dev = hw->dev[port];
718 if (dev->mtu <= ETH_DATA_LEN)
719 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
720 TX_JUMBO_DIS | TX_STFW_ENA);
722 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
723 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
724 TX_STFW_ENA | TX_JUMBO_ENA);
726 /* set Tx GMAC FIFO Almost Empty Threshold */
727 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
728 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
730 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
731 TX_JUMBO_ENA | TX_STFW_DIS);
733 /* Can't do offload because of lack of store/forward */
734 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
738 static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
740 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
744 const u8 *addr = hw->dev[port]->dev_addr;
746 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
747 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
749 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
751 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
752 /* WA DEV_472 -- looks like crossed wires on port 2 */
753 /* clear GMAC 1 Control reset */
754 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
756 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
757 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
758 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
759 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
760 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
763 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
765 /* Enable Transmit FIFO Underrun */
766 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
768 spin_lock_bh(&sky2->phy_lock);
769 sky2_phy_init(hw, port);
770 spin_unlock_bh(&sky2->phy_lock);
773 reg = gma_read16(hw, port, GM_PHY_ADDR);
774 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
776 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
777 gma_read16(hw, port, i);
778 gma_write16(hw, port, GM_PHY_ADDR, reg);
780 /* transmit control */
781 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
783 /* receive control reg: unicast + multicast + no FCS */
784 gma_write16(hw, port, GM_RX_CTRL,
785 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
787 /* transmit flow control */
788 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
790 /* transmit parameter */
791 gma_write16(hw, port, GM_TX_PARAM,
792 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
793 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
794 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
795 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
797 /* serial mode register */
798 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
799 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
801 if (hw->dev[port]->mtu > ETH_DATA_LEN)
802 reg |= GM_SMOD_JUMBO_ENA;
804 gma_write16(hw, port, GM_SERIAL_MODE, reg);
806 /* virtual address for data */
807 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
809 /* physical address: used for pause frames */
810 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
812 /* ignore counter overflows */
813 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
814 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
815 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
817 /* Configure Rx MAC FIFO */
818 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
819 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
820 if (hw->chip_id == CHIP_ID_YUKON_EX ||
821 hw->chip_id == CHIP_ID_YUKON_FE_P)
822 rx_reg |= GMF_RX_OVER_ON;
824 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
826 /* Flush Rx MAC FIFO on any flow control or error */
827 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
829 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
830 reg = RX_GMF_FL_THR_DEF + 1;
831 /* Another magic mystery workaround from sk98lin */
832 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
833 hw->chip_rev == CHIP_REV_YU_FE2_A0)
835 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
837 /* Configure Tx MAC FIFO */
838 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
839 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
841 /* On chips without ram buffer, pause is controled by MAC level */
842 if (sky2_read8(hw, B2_E_0) == 0) {
843 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
844 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
846 sky2_set_tx_stfwd(hw, port);
851 /* Assign Ram Buffer allocation to queue */
852 static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
856 /* convert from K bytes to qwords used for hw register */
859 end = start + space - 1;
861 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
862 sky2_write32(hw, RB_ADDR(q, RB_START), start);
863 sky2_write32(hw, RB_ADDR(q, RB_END), end);
864 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
865 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
867 if (q == Q_R1 || q == Q_R2) {
868 u32 tp = space - space/4;
870 /* On receive queue's set the thresholds
871 * give receiver priority when > 3/4 full
872 * send pause when down to 2K
874 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
875 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
878 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
879 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
881 /* Enable store & forward on Tx queue's because
882 * Tx FIFO is only 1K on Yukon
884 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
887 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
888 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
891 /* Setup Bus Memory Interface */
892 static void sky2_qset(struct sky2_hw *hw, u16 q)
894 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
895 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
896 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
897 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
900 /* Setup prefetch unit registers. This is the interface between
901 * hardware and driver list elements
903 static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
906 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
907 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
908 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
909 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
910 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
911 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
913 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
916 static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
918 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
920 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
925 static void tx_init(struct sky2_port *sky2)
927 struct sky2_tx_le *le;
929 sky2->tx_prod = sky2->tx_cons = 0;
931 sky2->tx_last_mss = 0;
933 le = get_tx_le(sky2);
935 le->opcode = OP_ADDR64 | HW_OWNER;
939 static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
940 struct sky2_tx_le *le)
942 return sky2->tx_ring + (le - sky2->tx_le);
945 /* Update chip's next pointer */
946 static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
948 /* Make sure write' to descriptors are complete before we tell hardware */
950 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
952 /* Synchronize I/O on since next processor may write to tail */
957 static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
959 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
960 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
965 /* Build description to hardware for one receive segment */
966 static void sky2_rx_add(struct sky2_port *sky2, u8 op,
967 dma_addr_t map, unsigned len)
969 struct sky2_rx_le *le;
970 u32 hi = upper_32_bits(map);
972 if (sky2->rx_addr64 != hi) {
973 le = sky2_next_rx(sky2);
974 le->addr = cpu_to_le32(hi);
975 le->opcode = OP_ADDR64 | HW_OWNER;
976 sky2->rx_addr64 = upper_32_bits(map + len);
979 le = sky2_next_rx(sky2);
980 le->addr = cpu_to_le32((u32) map);
981 le->length = cpu_to_le16(len);
982 le->opcode = op | HW_OWNER;
985 /* Build description to hardware for one possibly fragmented skb */
986 static void sky2_rx_submit(struct sky2_port *sky2,
987 const struct rx_ring_info *re)
991 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
993 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
994 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
998 static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1001 struct sk_buff *skb = re->skb;
1004 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1005 pci_unmap_len_set(re, data_size, size);
1007 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1008 re->frag_addr[i] = pci_map_page(pdev,
1009 skb_shinfo(skb)->frags[i].page,
1010 skb_shinfo(skb)->frags[i].page_offset,
1011 skb_shinfo(skb)->frags[i].size,
1012 PCI_DMA_FROMDEVICE);
1015 static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1017 struct sk_buff *skb = re->skb;
1020 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1021 PCI_DMA_FROMDEVICE);
1023 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1024 pci_unmap_page(pdev, re->frag_addr[i],
1025 skb_shinfo(skb)->frags[i].size,
1026 PCI_DMA_FROMDEVICE);
1029 /* Tell chip where to start receive checksum.
1030 * Actually has two checksums, but set both same to avoid possible byte
1033 static void rx_set_checksum(struct sky2_port *sky2)
1035 struct sky2_rx_le *le = sky2_next_rx(sky2);
1037 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1039 le->opcode = OP_TCPSTART | HW_OWNER;
1041 sky2_write32(sky2->hw,
1042 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1043 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1047 * The RX Stop command will not work for Yukon-2 if the BMU does not
1048 * reach the end of packet and since we can't make sure that we have
1049 * incoming data, we must reset the BMU while it is not doing a DMA
1050 * transfer. Since it is possible that the RX path is still active,
1051 * the RX RAM buffer will be stopped first, so any possible incoming
1052 * data will not trigger a DMA. After the RAM buffer is stopped, the
1053 * BMU is polled until any DMA in progress is ended and only then it
1056 static void sky2_rx_stop(struct sky2_port *sky2)
1058 struct sky2_hw *hw = sky2->hw;
1059 unsigned rxq = rxqaddr[sky2->port];
1062 /* disable the RAM Buffer receive queue */
1063 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1065 for (i = 0; i < 0xffff; i++)
1066 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1067 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1070 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1071 sky2->netdev->name);
1073 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1075 /* reset the Rx prefetch unit */
1076 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1080 /* Clean out receive buffer area, assumes receiver hardware stopped */
1081 static void sky2_rx_clean(struct sky2_port *sky2)
1085 memset(sky2->rx_le, 0, RX_LE_BYTES);
1086 for (i = 0; i < sky2->rx_pending; i++) {
1087 struct rx_ring_info *re = sky2->rx_ring + i;
1090 sky2_rx_unmap_skb(sky2->hw->pdev, re);
1097 /* Basic MII support */
1098 static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1100 struct mii_ioctl_data *data = if_mii(ifr);
1101 struct sky2_port *sky2 = netdev_priv(dev);
1102 struct sky2_hw *hw = sky2->hw;
1103 int err = -EOPNOTSUPP;
1105 if (!netif_running(dev))
1106 return -ENODEV; /* Phy still in reset */
1110 data->phy_id = PHY_ADDR_MARV;
1116 spin_lock_bh(&sky2->phy_lock);
1117 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1118 spin_unlock_bh(&sky2->phy_lock);
1120 data->val_out = val;
1125 if (!capable(CAP_NET_ADMIN))
1128 spin_lock_bh(&sky2->phy_lock);
1129 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1131 spin_unlock_bh(&sky2->phy_lock);
1137 #ifdef SKY2_VLAN_TAG_USED
1138 static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1140 struct sky2_port *sky2 = netdev_priv(dev);
1141 struct sky2_hw *hw = sky2->hw;
1142 u16 port = sky2->port;
1144 netif_tx_lock_bh(dev);
1145 napi_disable(&hw->napi);
1149 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1151 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1154 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1156 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1160 napi_enable(&hw->napi);
1161 netif_tx_unlock_bh(dev);
1166 * Allocate an skb for receiving. If the MTU is large enough
1167 * make the skb non-linear with a fragment list of pages.
1169 * It appears the hardware has a bug in the FIFO logic that
1170 * cause it to hang if the FIFO gets overrun and the receive buffer
1171 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1172 * aligned except if slab debugging is enabled.
1174 static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1176 struct sk_buff *skb;
1180 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1184 p = (unsigned long) skb->data;
1185 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1187 for (i = 0; i < sky2->rx_nfrags; i++) {
1188 struct page *page = alloc_page(GFP_ATOMIC);
1192 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1202 static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1204 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1208 * Allocate and setup receiver buffer pool.
1209 * Normal case this ends up creating one list element for skb
1210 * in the receive ring. Worst case if using large MTU and each
1211 * allocation falls on a different 64 bit region, that results
1212 * in 6 list elements per ring entry.
1213 * One element is used for checksum enable/disable, and one
1214 * extra to avoid wrap.
1216 static int sky2_rx_start(struct sky2_port *sky2)
1218 struct sky2_hw *hw = sky2->hw;
1219 struct rx_ring_info *re;
1220 unsigned rxq = rxqaddr[sky2->port];
1221 unsigned i, size, space, thresh;
1223 sky2->rx_put = sky2->rx_next = 0;
1226 /* On PCI express lowering the watermark gives better performance */
1227 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1228 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1230 /* These chips have no ram buffer?
1231 * MAC Rx RAM Read is controlled by hardware */
1232 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1233 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1234 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
1235 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1237 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1239 if (!(hw->flags & SKY2_HW_NEW_LE))
1240 rx_set_checksum(sky2);
1242 /* Space needed for frame data + headers rounded up */
1243 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1245 /* Stopping point for hardware truncation */
1246 thresh = (size - 8) / sizeof(u32);
1248 /* Account for overhead of skb - to avoid order > 0 allocation */
1249 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1250 + sizeof(struct skb_shared_info);
1252 sky2->rx_nfrags = space >> PAGE_SHIFT;
1253 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1255 if (sky2->rx_nfrags != 0) {
1256 /* Compute residue after pages */
1257 space = sky2->rx_nfrags << PAGE_SHIFT;
1264 /* Optimize to handle small packets and headers */
1265 if (size < copybreak)
1267 if (size < ETH_HLEN)
1270 sky2->rx_data_size = size;
1273 for (i = 0; i < sky2->rx_pending; i++) {
1274 re = sky2->rx_ring + i;
1276 re->skb = sky2_rx_alloc(sky2);
1280 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1281 sky2_rx_submit(sky2, re);
1285 * The receiver hangs if it receives frames larger than the
1286 * packet buffer. As a workaround, truncate oversize frames, but
1287 * the register is limited to 9 bits, so if you do frames > 2052
1288 * you better get the MTU right!
1291 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1293 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1294 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1297 /* Tell chip about available buffers */
1298 sky2_rx_update(sky2, rxq);
1301 sky2_rx_clean(sky2);
1305 /* Bring up network interface. */
1306 static int sky2_up(struct net_device *dev)
1308 struct sky2_port *sky2 = netdev_priv(dev);
1309 struct sky2_hw *hw = sky2->hw;
1310 unsigned port = sky2->port;
1312 int cap, err = -ENOMEM;
1313 struct net_device *otherdev = hw->dev[sky2->port^1];
1316 * On dual port PCI-X card, there is an problem where status
1317 * can be received out of order due to split transactions
1319 if (otherdev && netif_running(otherdev) &&
1320 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1321 struct sky2_port *osky2 = netdev_priv(otherdev);
1324 pci_read_config_word(hw->pdev, cap + PCI_X_CMD, &cmd);
1325 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1326 pci_write_config_word(hw->pdev, cap + PCI_X_CMD, cmd);
1332 if (netif_msg_ifup(sky2))
1333 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1335 netif_carrier_off(dev);
1337 /* must be power of 2 */
1338 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1340 sizeof(struct sky2_tx_le),
1345 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1352 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1356 memset(sky2->rx_le, 0, RX_LE_BYTES);
1358 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1363 sky2_phy_power(hw, port, 1);
1365 sky2_mac_init(hw, port);
1367 /* Register is number of 4K blocks on internal RAM buffer. */
1368 ramsize = sky2_read8(hw, B2_E_0) * 4;
1372 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1374 rxspace = ramsize / 2;
1376 rxspace = 8 + (2*(ramsize - 16))/3;
1378 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1379 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1381 /* Make sure SyncQ is disabled */
1382 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1386 sky2_qset(hw, txqaddr[port]);
1388 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1389 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1390 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1392 /* Set almost empty threshold */
1393 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1394 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1395 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1397 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1400 err = sky2_rx_start(sky2);
1404 /* Enable interrupts from phy/mac for port */
1405 imask = sky2_read32(hw, B0_IMSK);
1406 imask |= portirq_msk[port];
1407 sky2_write32(hw, B0_IMSK, imask);
1413 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1414 sky2->rx_le, sky2->rx_le_map);
1418 pci_free_consistent(hw->pdev,
1419 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1420 sky2->tx_le, sky2->tx_le_map);
1423 kfree(sky2->tx_ring);
1424 kfree(sky2->rx_ring);
1426 sky2->tx_ring = NULL;
1427 sky2->rx_ring = NULL;
1431 /* Modular subtraction in ring */
1432 static inline int tx_dist(unsigned tail, unsigned head)
1434 return (head - tail) & (TX_RING_SIZE - 1);
1437 /* Number of list elements available for next tx */
1438 static inline int tx_avail(const struct sky2_port *sky2)
1440 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1443 /* Estimate of number of transmit list elements required */
1444 static unsigned tx_le_req(const struct sk_buff *skb)
1448 count = sizeof(dma_addr_t) / sizeof(u32);
1449 count += skb_shinfo(skb)->nr_frags * count;
1451 if (skb_is_gso(skb))
1454 if (skb->ip_summed == CHECKSUM_PARTIAL)
1461 * Put one packet in ring for transmit.
1462 * A single packet can generate multiple list elements, and
1463 * the number of ring elements will probably be less than the number
1464 * of list elements used.
1466 static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1468 struct sky2_port *sky2 = netdev_priv(dev);
1469 struct sky2_hw *hw = sky2->hw;
1470 struct sky2_tx_le *le = NULL;
1471 struct tx_ring_info *re;
1478 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1479 return NETDEV_TX_BUSY;
1481 if (unlikely(netif_msg_tx_queued(sky2)))
1482 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1483 dev->name, sky2->tx_prod, skb->len);
1485 len = skb_headlen(skb);
1486 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1487 addr64 = upper_32_bits(mapping);
1489 /* Send high bits if changed or crosses boundary */
1490 if (addr64 != sky2->tx_addr64 ||
1491 upper_32_bits(mapping + len) != sky2->tx_addr64) {
1492 le = get_tx_le(sky2);
1493 le->addr = cpu_to_le32(addr64);
1494 le->opcode = OP_ADDR64 | HW_OWNER;
1495 sky2->tx_addr64 = upper_32_bits(mapping + len);
1498 /* Check for TCP Segmentation Offload */
1499 mss = skb_shinfo(skb)->gso_size;
1502 if (!(hw->flags & SKY2_HW_NEW_LE))
1503 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
1505 if (mss != sky2->tx_last_mss) {
1506 le = get_tx_le(sky2);
1507 le->addr = cpu_to_le32(mss);
1509 if (hw->flags & SKY2_HW_NEW_LE)
1510 le->opcode = OP_MSS | HW_OWNER;
1512 le->opcode = OP_LRGLEN | HW_OWNER;
1513 sky2->tx_last_mss = mss;
1518 #ifdef SKY2_VLAN_TAG_USED
1519 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1520 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1522 le = get_tx_le(sky2);
1524 le->opcode = OP_VLAN|HW_OWNER;
1526 le->opcode |= OP_VLAN;
1527 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1532 /* Handle TCP checksum offload */
1533 if (skb->ip_summed == CHECKSUM_PARTIAL) {
1534 /* On Yukon EX (some versions) encoding change. */
1535 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1536 ctrl |= CALSUM; /* auto checksum */
1538 const unsigned offset = skb_transport_offset(skb);
1541 tcpsum = offset << 16; /* sum start */
1542 tcpsum |= offset + skb->csum_offset; /* sum write */
1544 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1545 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1548 if (tcpsum != sky2->tx_tcpsum) {
1549 sky2->tx_tcpsum = tcpsum;
1551 le = get_tx_le(sky2);
1552 le->addr = cpu_to_le32(tcpsum);
1553 le->length = 0; /* initial checksum value */
1554 le->ctrl = 1; /* one packet */
1555 le->opcode = OP_TCPLISW | HW_OWNER;
1560 le = get_tx_le(sky2);
1561 le->addr = cpu_to_le32((u32) mapping);
1562 le->length = cpu_to_le16(len);
1564 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1566 re = tx_le_re(sky2, le);
1568 pci_unmap_addr_set(re, mapaddr, mapping);
1569 pci_unmap_len_set(re, maplen, len);
1571 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1572 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1574 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1575 frag->size, PCI_DMA_TODEVICE);
1576 addr64 = upper_32_bits(mapping);
1577 if (addr64 != sky2->tx_addr64) {
1578 le = get_tx_le(sky2);
1579 le->addr = cpu_to_le32(addr64);
1581 le->opcode = OP_ADDR64 | HW_OWNER;
1582 sky2->tx_addr64 = addr64;
1585 le = get_tx_le(sky2);
1586 le->addr = cpu_to_le32((u32) mapping);
1587 le->length = cpu_to_le16(frag->size);
1589 le->opcode = OP_BUFFER | HW_OWNER;
1591 re = tx_le_re(sky2, le);
1593 pci_unmap_addr_set(re, mapaddr, mapping);
1594 pci_unmap_len_set(re, maplen, frag->size);
1599 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1600 netif_stop_queue(dev);
1602 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1604 dev->trans_start = jiffies;
1605 return NETDEV_TX_OK;
1609 * Free ring elements from starting at tx_cons until "done"
1611 * NB: the hardware will tell us about partial completion of multi-part
1612 * buffers so make sure not to free skb to early.
1614 static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1616 struct net_device *dev = sky2->netdev;
1617 struct pci_dev *pdev = sky2->hw->pdev;
1620 BUG_ON(done >= TX_RING_SIZE);
1622 for (idx = sky2->tx_cons; idx != done;
1623 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1624 struct sky2_tx_le *le = sky2->tx_le + idx;
1625 struct tx_ring_info *re = sky2->tx_ring + idx;
1627 switch(le->opcode & ~HW_OWNER) {
1630 pci_unmap_single(pdev,
1631 pci_unmap_addr(re, mapaddr),
1632 pci_unmap_len(re, maplen),
1636 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1637 pci_unmap_len(re, maplen),
1642 if (le->ctrl & EOP) {
1643 if (unlikely(netif_msg_tx_done(sky2)))
1644 printk(KERN_DEBUG "%s: tx done %u\n",
1647 dev->stats.tx_packets++;
1648 dev->stats.tx_bytes += re->skb->len;
1650 dev_kfree_skb_any(re->skb);
1651 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
1655 sky2->tx_cons = idx;
1658 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1659 netif_wake_queue(dev);
1662 /* Cleanup all untransmitted buffers, assume transmitter not running */
1663 static void sky2_tx_clean(struct net_device *dev)
1665 struct sky2_port *sky2 = netdev_priv(dev);
1667 netif_tx_lock_bh(dev);
1668 sky2_tx_complete(sky2, sky2->tx_prod);
1669 netif_tx_unlock_bh(dev);
1672 /* Network shutdown */
1673 static int sky2_down(struct net_device *dev)
1675 struct sky2_port *sky2 = netdev_priv(dev);
1676 struct sky2_hw *hw = sky2->hw;
1677 unsigned port = sky2->port;
1681 /* Never really got started! */
1685 if (netif_msg_ifdown(sky2))
1686 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1688 /* Stop more packets from being queued */
1689 netif_stop_queue(dev);
1691 /* Disable port IRQ */
1692 imask = sky2_read32(hw, B0_IMSK);
1693 imask &= ~portirq_msk[port];
1694 sky2_write32(hw, B0_IMSK, imask);
1696 synchronize_irq(hw->pdev->irq);
1698 sky2_gmac_reset(hw, port);
1700 /* Stop transmitter */
1701 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1702 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1704 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
1705 RB_RST_SET | RB_DIS_OP_MD);
1707 ctrl = gma_read16(hw, port, GM_GP_CTRL);
1708 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1709 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1711 /* Make sure no packets are pending */
1712 napi_synchronize(&hw->napi);
1714 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1716 /* Workaround shared GMAC reset */
1717 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1718 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1719 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1721 /* Disable Force Sync bit and Enable Alloc bit */
1722 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1723 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1725 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1726 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1727 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1729 /* Reset the PCI FIFO of the async Tx queue */
1730 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1731 BMU_RST_SET | BMU_FIFO_RST);
1733 /* Reset the Tx prefetch units */
1734 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1737 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1741 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1742 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1744 sky2_phy_power(hw, port, 0);
1746 netif_carrier_off(dev);
1748 /* turn off LED's */
1749 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1752 sky2_rx_clean(sky2);
1754 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1755 sky2->rx_le, sky2->rx_le_map);
1756 kfree(sky2->rx_ring);
1758 pci_free_consistent(hw->pdev,
1759 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1760 sky2->tx_le, sky2->tx_le_map);
1761 kfree(sky2->tx_ring);
1766 sky2->rx_ring = NULL;
1767 sky2->tx_ring = NULL;
1772 static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1774 if (hw->flags & SKY2_HW_FIBRE_PHY)
1777 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1778 if (aux & PHY_M_PS_SPEED_100)
1784 switch (aux & PHY_M_PS_SPEED_MSK) {
1785 case PHY_M_PS_SPEED_1000:
1787 case PHY_M_PS_SPEED_100:
1794 static void sky2_link_up(struct sky2_port *sky2)
1796 struct sky2_hw *hw = sky2->hw;
1797 unsigned port = sky2->port;
1799 static const char *fc_name[] = {
1807 reg = gma_read16(hw, port, GM_GP_CTRL);
1808 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1809 gma_write16(hw, port, GM_GP_CTRL, reg);
1811 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1813 netif_carrier_on(sky2->netdev);
1815 mod_timer(&hw->watchdog_timer, jiffies + 1);
1817 /* Turn on link LED */
1818 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1819 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1821 if (netif_msg_link(sky2))
1822 printk(KERN_INFO PFX
1823 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1824 sky2->netdev->name, sky2->speed,
1825 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1826 fc_name[sky2->flow_status]);
1829 static void sky2_link_down(struct sky2_port *sky2)
1831 struct sky2_hw *hw = sky2->hw;
1832 unsigned port = sky2->port;
1835 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1837 reg = gma_read16(hw, port, GM_GP_CTRL);
1838 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1839 gma_write16(hw, port, GM_GP_CTRL, reg);
1841 netif_carrier_off(sky2->netdev);
1843 /* Turn on link LED */
1844 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1846 if (netif_msg_link(sky2))
1847 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1849 sky2_phy_init(hw, port);
1852 static enum flow_control sky2_flow(int rx, int tx)
1855 return tx ? FC_BOTH : FC_RX;
1857 return tx ? FC_TX : FC_NONE;
1860 static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1862 struct sky2_hw *hw = sky2->hw;
1863 unsigned port = sky2->port;
1866 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
1867 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1868 if (lpa & PHY_M_AN_RF) {
1869 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1873 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1874 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1875 sky2->netdev->name);
1879 sky2->speed = sky2_phy_speed(hw, aux);
1880 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1882 /* Since the pause result bits seem to in different positions on
1883 * different chips. look at registers.
1885 if (hw->flags & SKY2_HW_FIBRE_PHY) {
1886 /* Shift for bits in fiber PHY */
1887 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1888 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
1890 if (advert & ADVERTISE_1000XPAUSE)
1891 advert |= ADVERTISE_PAUSE_CAP;
1892 if (advert & ADVERTISE_1000XPSE_ASYM)
1893 advert |= ADVERTISE_PAUSE_ASYM;
1894 if (lpa & LPA_1000XPAUSE)
1895 lpa |= LPA_PAUSE_CAP;
1896 if (lpa & LPA_1000XPAUSE_ASYM)
1897 lpa |= LPA_PAUSE_ASYM;
1900 sky2->flow_status = FC_NONE;
1901 if (advert & ADVERTISE_PAUSE_CAP) {
1902 if (lpa & LPA_PAUSE_CAP)
1903 sky2->flow_status = FC_BOTH;
1904 else if (advert & ADVERTISE_PAUSE_ASYM)
1905 sky2->flow_status = FC_RX;
1906 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1907 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1908 sky2->flow_status = FC_TX;
1911 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
1912 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1913 sky2->flow_status = FC_NONE;
1915 if (sky2->flow_status & FC_TX)
1916 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1918 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1923 /* Interrupt from PHY */
1924 static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1926 struct net_device *dev = hw->dev[port];
1927 struct sky2_port *sky2 = netdev_priv(dev);
1928 u16 istatus, phystat;
1930 if (!netif_running(dev))
1933 spin_lock(&sky2->phy_lock);
1934 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1935 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1937 if (netif_msg_intr(sky2))
1938 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1939 sky2->netdev->name, istatus, phystat);
1941 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
1942 if (sky2_autoneg_done(sky2, phystat) == 0)
1947 if (istatus & PHY_M_IS_LSP_CHANGE)
1948 sky2->speed = sky2_phy_speed(hw, phystat);
1950 if (istatus & PHY_M_IS_DUP_CHANGE)
1952 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1954 if (istatus & PHY_M_IS_LST_CHANGE) {
1955 if (phystat & PHY_M_PS_LINK_UP)
1958 sky2_link_down(sky2);
1961 spin_unlock(&sky2->phy_lock);
1964 /* Transmit timeout is only called if we are running, carrier is up
1965 * and tx queue is full (stopped).
1967 static void sky2_tx_timeout(struct net_device *dev)
1969 struct sky2_port *sky2 = netdev_priv(dev);
1970 struct sky2_hw *hw = sky2->hw;
1972 if (netif_msg_timer(sky2))
1973 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1975 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1976 dev->name, sky2->tx_cons, sky2->tx_prod,
1977 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1978 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1980 /* can't restart safely under softirq */
1981 schedule_work(&hw->restart_work);
1984 static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1986 struct sky2_port *sky2 = netdev_priv(dev);
1987 struct sky2_hw *hw = sky2->hw;
1988 unsigned port = sky2->port;
1993 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1996 if (new_mtu > ETH_DATA_LEN &&
1997 (hw->chip_id == CHIP_ID_YUKON_FE ||
1998 hw->chip_id == CHIP_ID_YUKON_FE_P))
2001 if (!netif_running(dev)) {
2006 imask = sky2_read32(hw, B0_IMSK);
2007 sky2_write32(hw, B0_IMSK, 0);
2009 dev->trans_start = jiffies; /* prevent tx timeout */
2010 netif_stop_queue(dev);
2011 napi_disable(&hw->napi);
2013 synchronize_irq(hw->pdev->irq);
2015 if (sky2_read8(hw, B2_E_0) == 0)
2016 sky2_set_tx_stfwd(hw, port);
2018 ctl = gma_read16(hw, port, GM_GP_CTRL);
2019 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2021 sky2_rx_clean(sky2);
2025 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2026 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2028 if (dev->mtu > ETH_DATA_LEN)
2029 mode |= GM_SMOD_JUMBO_ENA;
2031 gma_write16(hw, port, GM_SERIAL_MODE, mode);
2033 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2035 err = sky2_rx_start(sky2);
2036 sky2_write32(hw, B0_IMSK, imask);
2038 napi_enable(&hw->napi);
2043 gma_write16(hw, port, GM_GP_CTRL, ctl);
2045 netif_wake_queue(dev);
2051 /* For small just reuse existing skb for next receive */
2052 static struct sk_buff *receive_copy(struct sky2_port *sky2,
2053 const struct rx_ring_info *re,
2056 struct sk_buff *skb;
2058 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2060 skb_reserve(skb, 2);
2061 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2062 length, PCI_DMA_FROMDEVICE);
2063 skb_copy_from_linear_data(re->skb, skb->data, length);
2064 skb->ip_summed = re->skb->ip_summed;
2065 skb->csum = re->skb->csum;
2066 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2067 length, PCI_DMA_FROMDEVICE);
2068 re->skb->ip_summed = CHECKSUM_NONE;
2069 skb_put(skb, length);
2074 /* Adjust length of skb with fragments to match received data */
2075 static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2076 unsigned int length)
2081 /* put header into skb */
2082 size = min(length, hdr_space);
2087 num_frags = skb_shinfo(skb)->nr_frags;
2088 for (i = 0; i < num_frags; i++) {
2089 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2092 /* don't need this page */
2093 __free_page(frag->page);
2094 --skb_shinfo(skb)->nr_frags;
2096 size = min(length, (unsigned) PAGE_SIZE);
2099 skb->data_len += size;
2100 skb->truesize += size;
2107 /* Normal packet - take skb from ring element and put in a new one */
2108 static struct sk_buff *receive_new(struct sky2_port *sky2,
2109 struct rx_ring_info *re,
2110 unsigned int length)
2112 struct sk_buff *skb, *nskb;
2113 unsigned hdr_space = sky2->rx_data_size;
2115 /* Don't be tricky about reusing pages (yet) */
2116 nskb = sky2_rx_alloc(sky2);
2117 if (unlikely(!nskb))
2121 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2123 prefetch(skb->data);
2125 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2127 if (skb_shinfo(skb)->nr_frags)
2128 skb_put_frags(skb, hdr_space, length);
2130 skb_put(skb, length);
2135 * Receive one packet.
2136 * For larger packets, get new buffer.
2138 static struct sk_buff *sky2_receive(struct net_device *dev,
2139 u16 length, u32 status)
2141 struct sky2_port *sky2 = netdev_priv(dev);
2142 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2143 struct sk_buff *skb = NULL;
2144 u16 count = (status & GMR_FS_LEN) >> 16;
2146 #ifdef SKY2_VLAN_TAG_USED
2147 /* Account for vlan tag */
2148 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2152 if (unlikely(netif_msg_rx_status(sky2)))
2153 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2154 dev->name, sky2->rx_next, status, length);
2156 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
2157 prefetch(sky2->rx_ring + sky2->rx_next);
2159 /* This chip has hardware problems that generates bogus status.
2160 * So do only marginal checking and expect higher level protocols
2161 * to handle crap frames.
2163 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2164 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2168 if (status & GMR_FS_ANY_ERR)
2171 if (!(status & GMR_FS_RX_OK))
2174 /* if length reported by DMA does not match PHY, packet was truncated */
2175 if (length != count)
2179 if (length < copybreak)
2180 skb = receive_copy(sky2, re, length);
2182 skb = receive_new(sky2, re, length);
2184 sky2_rx_submit(sky2, re);
2189 /* Truncation of overlength packets
2190 causes PHY length to not match MAC length */
2191 ++dev->stats.rx_length_errors;
2192 if (netif_msg_rx_err(sky2) && net_ratelimit())
2193 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2194 dev->name, status, length);
2198 ++dev->stats.rx_errors;
2199 if (status & GMR_FS_RX_FF_OV) {
2200 dev->stats.rx_over_errors++;
2204 if (netif_msg_rx_err(sky2) && net_ratelimit())
2205 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2206 dev->name, status, length);
2208 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2209 dev->stats.rx_length_errors++;
2210 if (status & GMR_FS_FRAGMENT)
2211 dev->stats.rx_frame_errors++;
2212 if (status & GMR_FS_CRC_ERR)
2213 dev->stats.rx_crc_errors++;
2218 /* Transmit complete */
2219 static inline void sky2_tx_done(struct net_device *dev, u16 last)
2221 struct sky2_port *sky2 = netdev_priv(dev);
2223 if (netif_running(dev)) {
2225 sky2_tx_complete(sky2, last);
2226 netif_tx_unlock(dev);
2230 /* Process status response ring */
2231 static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2234 unsigned rx[2] = { 0, 0 };
2238 struct sky2_port *sky2;
2239 struct sky2_status_le *le = hw->st_le + hw->st_idx;
2241 struct net_device *dev;
2242 struct sk_buff *skb;
2245 u8 opcode = le->opcode;
2247 if (!(opcode & HW_OWNER))
2250 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2252 port = le->css & CSS_LINK_BIT;
2253 dev = hw->dev[port];
2254 sky2 = netdev_priv(dev);
2255 length = le16_to_cpu(le->length);
2256 status = le32_to_cpu(le->status);
2259 switch (opcode & ~HW_OWNER) {
2262 skb = sky2_receive(dev, length, status);
2263 if (unlikely(!skb)) {
2264 dev->stats.rx_dropped++;
2268 /* This chip reports checksum status differently */
2269 if (hw->flags & SKY2_HW_NEW_LE) {
2270 if (sky2->rx_csum &&
2271 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2272 (le->css & CSS_TCPUDPCSOK))
2273 skb->ip_summed = CHECKSUM_UNNECESSARY;
2275 skb->ip_summed = CHECKSUM_NONE;
2278 skb->protocol = eth_type_trans(skb, dev);
2279 dev->stats.rx_packets++;
2280 dev->stats.rx_bytes += skb->len;
2281 dev->last_rx = jiffies;
2283 #ifdef SKY2_VLAN_TAG_USED
2284 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2285 vlan_hwaccel_receive_skb(skb,
2287 be16_to_cpu(sky2->rx_tag));
2290 netif_receive_skb(skb);
2292 /* Stop after net poll weight */
2293 if (++work_done >= to_do)
2297 #ifdef SKY2_VLAN_TAG_USED
2299 sky2->rx_tag = length;
2303 sky2->rx_tag = length;
2310 /* If this happens then driver assuming wrong format */
2311 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2312 if (net_ratelimit())
2313 printk(KERN_NOTICE "%s: unexpected"
2314 " checksum status\n",
2319 /* Both checksum counters are programmed to start at
2320 * the same offset, so unless there is a problem they
2321 * should match. This failure is an early indication that
2322 * hardware receive checksumming won't work.
2324 if (likely(status >> 16 == (status & 0xffff))) {
2325 skb = sky2->rx_ring[sky2->rx_next].skb;
2326 skb->ip_summed = CHECKSUM_COMPLETE;
2327 skb->csum = status & 0xffff;
2329 printk(KERN_NOTICE PFX "%s: hardware receive "
2330 "checksum problem (status = %#x)\n",
2333 sky2_write32(sky2->hw,
2334 Q_ADDR(rxqaddr[port], Q_CSR),
2340 /* TX index reports status for both ports */
2341 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2342 sky2_tx_done(hw->dev[0], status & 0xfff);
2344 sky2_tx_done(hw->dev[1],
2345 ((status >> 24) & 0xff)
2346 | (u16)(length & 0xf) << 8);
2350 if (net_ratelimit())
2351 printk(KERN_WARNING PFX
2352 "unknown status opcode 0x%x\n", opcode);
2354 } while (hw->st_idx != idx);
2356 /* Fully processed status ring so clear irq */
2357 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2361 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
2364 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
2369 static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2371 struct net_device *dev = hw->dev[port];
2373 if (net_ratelimit())
2374 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2377 if (status & Y2_IS_PAR_RD1) {
2378 if (net_ratelimit())
2379 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2382 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2385 if (status & Y2_IS_PAR_WR1) {
2386 if (net_ratelimit())
2387 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2390 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2393 if (status & Y2_IS_PAR_MAC1) {
2394 if (net_ratelimit())
2395 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2396 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2399 if (status & Y2_IS_PAR_RX1) {
2400 if (net_ratelimit())
2401 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2402 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2405 if (status & Y2_IS_TCP_TXA1) {
2406 if (net_ratelimit())
2407 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2409 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2413 static void sky2_hw_intr(struct sky2_hw *hw)
2415 struct pci_dev *pdev = hw->pdev;
2416 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2417 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2421 if (status & Y2_IS_TIST_OV)
2422 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2424 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
2427 pci_read_config_word(pdev, PCI_STATUS, &pci_err);
2428 if (net_ratelimit())
2429 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2432 pci_write_config_word(pdev, PCI_STATUS,
2433 pci_err | PCI_STATUS_ERROR_BITS);
2436 if (status & Y2_IS_PCI_EXP) {
2437 /* PCI-Express uncorrectable Error occurred */
2438 int aer = pci_find_aer_capability(hw->pdev);
2442 pci_read_config_dword(pdev, aer + PCI_ERR_UNCOR_STATUS,
2444 pci_cleanup_aer_uncorrect_error_status(pdev);
2446 /* Either AER not configured, or not working
2447 * because of bad MMCONFIG, so just do recover
2450 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2451 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2455 if (net_ratelimit())
2456 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2460 if (status & Y2_HWE_L1_MASK)
2461 sky2_hw_error(hw, 0, status);
2463 if (status & Y2_HWE_L1_MASK)
2464 sky2_hw_error(hw, 1, status);
2467 static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2469 struct net_device *dev = hw->dev[port];
2470 struct sky2_port *sky2 = netdev_priv(dev);
2471 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2473 if (netif_msg_intr(sky2))
2474 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2477 if (status & GM_IS_RX_CO_OV)
2478 gma_read16(hw, port, GM_RX_IRQ_SRC);
2480 if (status & GM_IS_TX_CO_OV)
2481 gma_read16(hw, port, GM_TX_IRQ_SRC);
2483 if (status & GM_IS_RX_FF_OR) {
2484 ++dev->stats.rx_fifo_errors;
2485 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2488 if (status & GM_IS_TX_FF_UR) {
2489 ++dev->stats.tx_fifo_errors;
2490 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2494 /* This should never happen it is a bug. */
2495 static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2496 u16 q, unsigned ring_size)
2498 struct net_device *dev = hw->dev[port];
2499 struct sky2_port *sky2 = netdev_priv(dev);
2501 const u64 *le = (q == Q_R1 || q == Q_R2)
2502 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2504 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2505 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2506 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2507 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2509 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2512 static int sky2_rx_hung(struct net_device *dev)
2514 struct sky2_port *sky2 = netdev_priv(dev);
2515 struct sky2_hw *hw = sky2->hw;
2516 unsigned port = sky2->port;
2517 unsigned rxq = rxqaddr[port];
2518 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2519 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2520 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2521 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2523 /* If idle and MAC or PCI is stuck */
2524 if (sky2->check.last == dev->last_rx &&
2525 ((mac_rp == sky2->check.mac_rp &&
2526 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2527 /* Check if the PCI RX hang */
2528 (fifo_rp == sky2->check.fifo_rp &&
2529 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2530 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2531 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2532 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2535 sky2->check.last = dev->last_rx;
2536 sky2->check.mac_rp = mac_rp;
2537 sky2->check.mac_lev = mac_lev;
2538 sky2->check.fifo_rp = fifo_rp;
2539 sky2->check.fifo_lev = fifo_lev;
2544 static void sky2_watchdog(unsigned long arg)
2546 struct sky2_hw *hw = (struct sky2_hw *) arg;
2548 /* Check for lost IRQ once a second */
2549 if (sky2_read32(hw, B0_ISRC)) {
2550 napi_schedule(&hw->napi);
2554 for (i = 0; i < hw->ports; i++) {
2555 struct net_device *dev = hw->dev[i];
2556 if (!netif_running(dev))
2560 /* For chips with Rx FIFO, check if stuck */
2561 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
2562 sky2_rx_hung(dev)) {
2563 pr_info(PFX "%s: receiver hang detected\n",
2565 schedule_work(&hw->restart_work);
2574 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2577 /* Hardware/software error handling */
2578 static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2580 if (net_ratelimit())
2581 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2583 if (status & Y2_IS_HW_ERR)
2586 if (status & Y2_IS_IRQ_MAC1)
2587 sky2_mac_intr(hw, 0);
2589 if (status & Y2_IS_IRQ_MAC2)
2590 sky2_mac_intr(hw, 1);
2592 if (status & Y2_IS_CHK_RX1)
2593 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2595 if (status & Y2_IS_CHK_RX2)
2596 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2598 if (status & Y2_IS_CHK_TXA1)
2599 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2601 if (status & Y2_IS_CHK_TXA2)
2602 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2605 static int sky2_poll(struct napi_struct *napi, int work_limit)
2607 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2608 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2612 if (unlikely(status & Y2_IS_ERROR))
2613 sky2_err_intr(hw, status);
2615 if (status & Y2_IS_IRQ_PHY1)
2616 sky2_phy_intr(hw, 0);
2618 if (status & Y2_IS_IRQ_PHY2)
2619 sky2_phy_intr(hw, 1);
2621 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2622 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2624 if (work_done >= work_limit)
2628 /* Bug/Errata workaround?
2629 * Need to kick the TX irq moderation timer.
2631 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2632 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2633 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2635 napi_complete(napi);
2636 sky2_read32(hw, B0_Y2_SP_LISR);
2642 static irqreturn_t sky2_intr(int irq, void *dev_id)
2644 struct sky2_hw *hw = dev_id;
2647 /* Reading this mask interrupts as side effect */
2648 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2649 if (status == 0 || status == ~0)
2652 prefetch(&hw->st_le[hw->st_idx]);
2654 napi_schedule(&hw->napi);
2659 #ifdef CONFIG_NET_POLL_CONTROLLER
2660 static void sky2_netpoll(struct net_device *dev)
2662 struct sky2_port *sky2 = netdev_priv(dev);
2664 napi_schedule(&sky2->hw->napi);
2668 /* Chip internal frequency for clock calculations */
2669 static u32 sky2_mhz(const struct sky2_hw *hw)
2671 switch (hw->chip_id) {
2672 case CHIP_ID_YUKON_EC:
2673 case CHIP_ID_YUKON_EC_U:
2674 case CHIP_ID_YUKON_EX:
2677 case CHIP_ID_YUKON_FE:
2680 case CHIP_ID_YUKON_FE_P:
2683 case CHIP_ID_YUKON_XL:
2691 static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2693 return sky2_mhz(hw) * us;
2696 static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2698 return clk / sky2_mhz(hw);
2702 static int __devinit sky2_init(struct sky2_hw *hw)
2707 /* Enable all clocks and check for bad PCI access */
2708 rc = pci_write_config_dword(hw->pdev, PCI_DEV_REG3, 0);
2712 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2714 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2715 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2717 switch(hw->chip_id) {
2718 case CHIP_ID_YUKON_XL:
2719 hw->flags = SKY2_HW_GIGABIT
2720 | SKY2_HW_NEWER_PHY;
2721 if (hw->chip_rev < 3)
2722 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2726 case CHIP_ID_YUKON_EC_U:
2727 hw->flags = SKY2_HW_GIGABIT
2729 | SKY2_HW_ADV_POWER_CTL;
2732 case CHIP_ID_YUKON_EX:
2733 hw->flags = SKY2_HW_GIGABIT
2736 | SKY2_HW_ADV_POWER_CTL;
2738 /* New transmit checksum */
2739 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2740 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2743 case CHIP_ID_YUKON_EC:
2744 /* This rev is really old, and requires untested workarounds */
2745 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2746 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2749 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
2752 case CHIP_ID_YUKON_FE:
2755 case CHIP_ID_YUKON_FE_P:
2756 hw->flags = SKY2_HW_NEWER_PHY
2758 | SKY2_HW_AUTO_TX_SUM
2759 | SKY2_HW_ADV_POWER_CTL;
2762 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2767 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2768 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2769 hw->flags |= SKY2_HW_FIBRE_PHY;
2773 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2774 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2775 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2782 static void sky2_reset(struct sky2_hw *hw)
2784 struct pci_dev *pdev = hw->pdev;
2787 u32 hwe_mask = Y2_HWE_ALL_MASK;
2790 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2791 status = sky2_read16(hw, HCU_CCSR);
2792 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2793 HCU_CCSR_UC_STATE_MSK);
2794 sky2_write16(hw, HCU_CCSR, status);
2796 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2797 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2800 sky2_write8(hw, B0_CTST, CS_RST_SET);
2801 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2803 /* allow writes to PCI config */
2804 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2806 /* clear PCI errors, if any */
2807 pci_read_config_word(pdev, PCI_STATUS, &status);
2808 status |= PCI_STATUS_ERROR_BITS;
2809 pci_write_config_word(pdev, PCI_STATUS, status);
2811 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2813 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2815 if (pci_find_aer_capability(pdev)) {
2816 /* Check for advanced error reporting */
2817 pci_cleanup_aer_uncorrect_error_status(pdev);
2818 pci_cleanup_aer_correct_error_status(pdev);
2820 dev_warn(&pdev->dev,
2821 "PCI Express Advanced Error Reporting"
2822 " not configured or MMCONFIG problem?\n");
2824 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2828 /* If error bit is stuck on ignore it */
2829 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2830 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
2832 else if (pci_enable_pcie_error_reporting(pdev))
2833 hwe_mask |= Y2_IS_PCI_EXP;
2838 for (i = 0; i < hw->ports; i++) {
2839 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2840 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2842 if (hw->chip_id == CHIP_ID_YUKON_EX)
2843 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2844 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2848 /* Clear I2C IRQ noise */
2849 sky2_write32(hw, B2_I2C_IRQ, 1);
2851 /* turn off hardware timer (unused) */
2852 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2853 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
2855 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2857 /* Turn off descriptor polling */
2858 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2860 /* Turn off receive timestamp */
2861 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
2862 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2864 /* enable the Tx Arbiters */
2865 for (i = 0; i < hw->ports; i++)
2866 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2868 /* Initialize ram interface */
2869 for (i = 0; i < hw->ports; i++) {
2870 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2872 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2873 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2874 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2875 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2876 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2877 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2878 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2879 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2880 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2881 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2882 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2883 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2886 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
2888 for (i = 0; i < hw->ports; i++)
2889 sky2_gmac_reset(hw, i);
2891 memset(hw->st_le, 0, STATUS_LE_BYTES);
2894 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2895 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2897 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
2898 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2900 /* Set the list last index */
2901 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2903 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2904 sky2_write8(hw, STAT_FIFO_WM, 16);
2906 /* set Status-FIFO ISR watermark */
2907 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2908 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2910 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2912 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2913 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2914 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2916 /* enable status unit */
2917 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2919 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2920 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2921 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2924 static void sky2_restart(struct work_struct *work)
2926 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2927 struct net_device *dev;
2931 sky2_write32(hw, B0_IMSK, 0);
2932 sky2_read32(hw, B0_IMSK);
2933 napi_disable(&hw->napi);
2935 for (i = 0; i < hw->ports; i++) {
2937 if (netif_running(dev))
2942 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2943 napi_enable(&hw->napi);
2945 for (i = 0; i < hw->ports; i++) {
2947 if (netif_running(dev)) {
2950 printk(KERN_INFO PFX "%s: could not restart %d\n",
2960 static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2962 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2965 static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2967 const struct sky2_port *sky2 = netdev_priv(dev);
2969 wol->supported = sky2_wol_supported(sky2->hw);
2970 wol->wolopts = sky2->wol;
2973 static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2975 struct sky2_port *sky2 = netdev_priv(dev);
2976 struct sky2_hw *hw = sky2->hw;
2978 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2981 sky2->wol = wol->wolopts;
2983 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2984 hw->chip_id == CHIP_ID_YUKON_EX ||
2985 hw->chip_id == CHIP_ID_YUKON_FE_P)
2986 sky2_write32(hw, B0_CTST, sky2->wol
2987 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2989 if (!netif_running(dev))
2990 sky2_wol_init(sky2);
2994 static u32 sky2_supported_modes(const struct sky2_hw *hw)
2996 if (sky2_is_copper(hw)) {
2997 u32 modes = SUPPORTED_10baseT_Half
2998 | SUPPORTED_10baseT_Full
2999 | SUPPORTED_100baseT_Half
3000 | SUPPORTED_100baseT_Full
3001 | SUPPORTED_Autoneg | SUPPORTED_TP;
3003 if (hw->flags & SKY2_HW_GIGABIT)
3004 modes |= SUPPORTED_1000baseT_Half
3005 | SUPPORTED_1000baseT_Full;
3008 return SUPPORTED_1000baseT_Half
3009 | SUPPORTED_1000baseT_Full
3014 static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3016 struct sky2_port *sky2 = netdev_priv(dev);
3017 struct sky2_hw *hw = sky2->hw;
3019 ecmd->transceiver = XCVR_INTERNAL;
3020 ecmd->supported = sky2_supported_modes(hw);
3021 ecmd->phy_address = PHY_ADDR_MARV;
3022 if (sky2_is_copper(hw)) {
3023 ecmd->port = PORT_TP;
3024 ecmd->speed = sky2->speed;
3026 ecmd->speed = SPEED_1000;
3027 ecmd->port = PORT_FIBRE;
3030 ecmd->advertising = sky2->advertising;
3031 ecmd->autoneg = sky2->autoneg;
3032 ecmd->duplex = sky2->duplex;
3036 static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3038 struct sky2_port *sky2 = netdev_priv(dev);
3039 const struct sky2_hw *hw = sky2->hw;
3040 u32 supported = sky2_supported_modes(hw);
3042 if (ecmd->autoneg == AUTONEG_ENABLE) {
3043 ecmd->advertising = supported;
3049 switch (ecmd->speed) {
3051 if (ecmd->duplex == DUPLEX_FULL)
3052 setting = SUPPORTED_1000baseT_Full;
3053 else if (ecmd->duplex == DUPLEX_HALF)
3054 setting = SUPPORTED_1000baseT_Half;
3059 if (ecmd->duplex == DUPLEX_FULL)
3060 setting = SUPPORTED_100baseT_Full;
3061 else if (ecmd->duplex == DUPLEX_HALF)
3062 setting = SUPPORTED_100baseT_Half;
3068 if (ecmd->duplex == DUPLEX_FULL)
3069 setting = SUPPORTED_10baseT_Full;
3070 else if (ecmd->duplex == DUPLEX_HALF)
3071 setting = SUPPORTED_10baseT_Half;
3079 if ((setting & supported) == 0)
3082 sky2->speed = ecmd->speed;
3083 sky2->duplex = ecmd->duplex;
3086 sky2->autoneg = ecmd->autoneg;
3087 sky2->advertising = ecmd->advertising;
3089 if (netif_running(dev)) {
3090 sky2_phy_reinit(sky2);
3091 sky2_set_multicast(dev);
3097 static void sky2_get_drvinfo(struct net_device *dev,
3098 struct ethtool_drvinfo *info)
3100 struct sky2_port *sky2 = netdev_priv(dev);
3102 strcpy(info->driver, DRV_NAME);
3103 strcpy(info->version, DRV_VERSION);
3104 strcpy(info->fw_version, "N/A");
3105 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3108 static const struct sky2_stat {
3109 char name[ETH_GSTRING_LEN];
3112 { "tx_bytes", GM_TXO_OK_HI },
3113 { "rx_bytes", GM_RXO_OK_HI },
3114 { "tx_broadcast", GM_TXF_BC_OK },
3115 { "rx_broadcast", GM_RXF_BC_OK },
3116 { "tx_multicast", GM_TXF_MC_OK },
3117 { "rx_multicast", GM_RXF_MC_OK },
3118 { "tx_unicast", GM_TXF_UC_OK },
3119 { "rx_unicast", GM_RXF_UC_OK },
3120 { "tx_mac_pause", GM_TXF_MPAUSE },
3121 { "rx_mac_pause", GM_RXF_MPAUSE },
3122 { "collisions", GM_TXF_COL },
3123 { "late_collision",GM_TXF_LAT_COL },
3124 { "aborted", GM_TXF_ABO_COL },
3125 { "single_collisions", GM_TXF_SNG_COL },
3126 { "multi_collisions", GM_TXF_MUL_COL },
3128 { "rx_short", GM_RXF_SHT },
3129 { "rx_runt", GM_RXE_FRAG },
3130 { "rx_64_byte_packets", GM_RXF_64B },
3131 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3132 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3133 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3134 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3135 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3136 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3137 { "rx_too_long", GM_RXF_LNG_ERR },
3138 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3139 { "rx_jabber", GM_RXF_JAB_PKT },
3140 { "rx_fcs_error", GM_RXF_FCS_ERR },
3142 { "tx_64_byte_packets", GM_TXF_64B },
3143 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3144 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3145 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3146 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3147 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3148 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3149 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
3152 static u32 sky2_get_rx_csum(struct net_device *dev)
3154 struct sky2_port *sky2 = netdev_priv(dev);
3156 return sky2->rx_csum;
3159 static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3161 struct sky2_port *sky2 = netdev_priv(dev);
3163 sky2->rx_csum = data;
3165 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3166 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3171 static u32 sky2_get_msglevel(struct net_device *netdev)
3173 struct sky2_port *sky2 = netdev_priv(netdev);
3174 return sky2->msg_enable;
3177 static int sky2_nway_reset(struct net_device *dev)
3179 struct sky2_port *sky2 = netdev_priv(dev);
3181 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
3184 sky2_phy_reinit(sky2);
3185 sky2_set_multicast(dev);
3190 static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3192 struct sky2_hw *hw = sky2->hw;
3193 unsigned port = sky2->port;
3196 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
3197 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3198 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
3199 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3201 for (i = 2; i < count; i++)
3202 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3205 static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3207 struct sky2_port *sky2 = netdev_priv(netdev);
3208 sky2->msg_enable = value;
3211 static int sky2_get_sset_count(struct net_device *dev, int sset)
3215 return ARRAY_SIZE(sky2_stats);
3221 static void sky2_get_ethtool_stats(struct net_device *dev,
3222 struct ethtool_stats *stats, u64 * data)
3224 struct sky2_port *sky2 = netdev_priv(dev);
3226 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3229 static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3233 switch (stringset) {
3235 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3236 memcpy(data + i * ETH_GSTRING_LEN,
3237 sky2_stats[i].name, ETH_GSTRING_LEN);
3242 static int sky2_set_mac_address(struct net_device *dev, void *p)
3244 struct sky2_port *sky2 = netdev_priv(dev);
3245 struct sky2_hw *hw = sky2->hw;
3246 unsigned port = sky2->port;
3247 const struct sockaddr *addr = p;
3249 if (!is_valid_ether_addr(addr->sa_data))
3250 return -EADDRNOTAVAIL;
3252 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3253 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3254 dev->dev_addr, ETH_ALEN);
3255 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3256 dev->dev_addr, ETH_ALEN);
3258 /* virtual address for data */
3259 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3261 /* physical address: used for pause frames */
3262 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3267 static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3271 bit = ether_crc(ETH_ALEN, addr) & 63;
3272 filter[bit >> 3] |= 1 << (bit & 7);
3275 static void sky2_set_multicast(struct net_device *dev)
3277 struct sky2_port *sky2 = netdev_priv(dev);
3278 struct sky2_hw *hw = sky2->hw;
3279 unsigned port = sky2->port;
3280 struct dev_mc_list *list = dev->mc_list;
3284 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3286 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3287 memset(filter, 0, sizeof(filter));
3289 reg = gma_read16(hw, port, GM_RX_CTRL);
3290 reg |= GM_RXCR_UCF_ENA;
3292 if (dev->flags & IFF_PROMISC) /* promiscuous */
3293 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3294 else if (dev->flags & IFF_ALLMULTI)
3295 memset(filter, 0xff, sizeof(filter));
3296 else if (dev->mc_count == 0 && !rx_pause)
3297 reg &= ~GM_RXCR_MCF_ENA;
3300 reg |= GM_RXCR_MCF_ENA;
3303 sky2_add_filter(filter, pause_mc_addr);
3305 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3306 sky2_add_filter(filter, list->dmi_addr);
3309 gma_write16(hw, port, GM_MC_ADDR_H1,
3310 (u16) filter[0] | ((u16) filter[1] << 8));
3311 gma_write16(hw, port, GM_MC_ADDR_H2,
3312 (u16) filter[2] | ((u16) filter[3] << 8));
3313 gma_write16(hw, port, GM_MC_ADDR_H3,
3314 (u16) filter[4] | ((u16) filter[5] << 8));
3315 gma_write16(hw, port, GM_MC_ADDR_H4,
3316 (u16) filter[6] | ((u16) filter[7] << 8));
3318 gma_write16(hw, port, GM_RX_CTRL, reg);
3321 /* Can have one global because blinking is controlled by
3322 * ethtool and that is always under RTNL mutex
3324 static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
3328 switch (hw->chip_id) {
3329 case CHIP_ID_YUKON_XL:
3330 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3331 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3332 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3333 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3334 PHY_M_LEDC_INIT_CTRL(7) |
3335 PHY_M_LEDC_STA1_CTRL(7) |
3336 PHY_M_LEDC_STA0_CTRL(7))
3339 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3343 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
3344 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3345 on ? PHY_M_LED_ALL : 0);
3349 /* blink LED's for finding board */
3350 static int sky2_phys_id(struct net_device *dev, u32 data)
3352 struct sky2_port *sky2 = netdev_priv(dev);
3353 struct sky2_hw *hw = sky2->hw;
3354 unsigned port = sky2->port;
3355 u16 ledctrl, ledover = 0;
3360 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
3361 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3365 /* save initial values */
3366 spin_lock_bh(&sky2->phy_lock);
3367 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3368 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3369 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3370 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3371 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3373 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3374 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3378 while (!interrupted && ms > 0) {
3379 sky2_led(hw, port, onoff);
3382 spin_unlock_bh(&sky2->phy_lock);
3383 interrupted = msleep_interruptible(250);
3384 spin_lock_bh(&sky2->phy_lock);
3389 /* resume regularly scheduled programming */
3390 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3391 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3392 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3394 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3396 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3397 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3399 spin_unlock_bh(&sky2->phy_lock);
3404 static void sky2_get_pauseparam(struct net_device *dev,
3405 struct ethtool_pauseparam *ecmd)
3407 struct sky2_port *sky2 = netdev_priv(dev);
3409 switch (sky2->flow_mode) {
3411 ecmd->tx_pause = ecmd->rx_pause = 0;
3414 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3417 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3420 ecmd->tx_pause = ecmd->rx_pause = 1;
3423 ecmd->autoneg = sky2->autoneg;
3426 static int sky2_set_pauseparam(struct net_device *dev,
3427 struct ethtool_pauseparam *ecmd)
3429 struct sky2_port *sky2 = netdev_priv(dev);
3431 sky2->autoneg = ecmd->autoneg;
3432 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3434 if (netif_running(dev))
3435 sky2_phy_reinit(sky2);
3440 static int sky2_get_coalesce(struct net_device *dev,
3441 struct ethtool_coalesce *ecmd)
3443 struct sky2_port *sky2 = netdev_priv(dev);
3444 struct sky2_hw *hw = sky2->hw;
3446 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3447 ecmd->tx_coalesce_usecs = 0;
3449 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3450 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3452 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3454 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3455 ecmd->rx_coalesce_usecs = 0;
3457 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3458 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3460 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3462 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3463 ecmd->rx_coalesce_usecs_irq = 0;
3465 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3466 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3469 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3474 /* Note: this affect both ports */
3475 static int sky2_set_coalesce(struct net_device *dev,
3476 struct ethtool_coalesce *ecmd)
3478 struct sky2_port *sky2 = netdev_priv(dev);
3479 struct sky2_hw *hw = sky2->hw;
3480 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3482 if (ecmd->tx_coalesce_usecs > tmax ||
3483 ecmd->rx_coalesce_usecs > tmax ||
3484 ecmd->rx_coalesce_usecs_irq > tmax)
3487 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3489 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3491 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3494 if (ecmd->tx_coalesce_usecs == 0)
3495 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3497 sky2_write32(hw, STAT_TX_TIMER_INI,
3498 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3499 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3501 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3503 if (ecmd->rx_coalesce_usecs == 0)
3504 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3506 sky2_write32(hw, STAT_LEV_TIMER_INI,
3507 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3508 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3510 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3512 if (ecmd->rx_coalesce_usecs_irq == 0)
3513 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3515 sky2_write32(hw, STAT_ISR_TIMER_INI,
3516 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3517 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3519 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3523 static void sky2_get_ringparam(struct net_device *dev,
3524 struct ethtool_ringparam *ering)
3526 struct sky2_port *sky2 = netdev_priv(dev);
3528 ering->rx_max_pending = RX_MAX_PENDING;
3529 ering->rx_mini_max_pending = 0;
3530 ering->rx_jumbo_max_pending = 0;
3531 ering->tx_max_pending = TX_RING_SIZE - 1;
3533 ering->rx_pending = sky2->rx_pending;
3534 ering->rx_mini_pending = 0;
3535 ering->rx_jumbo_pending = 0;
3536 ering->tx_pending = sky2->tx_pending;
3539 static int sky2_set_ringparam(struct net_device *dev,
3540 struct ethtool_ringparam *ering)
3542 struct sky2_port *sky2 = netdev_priv(dev);
3545 if (ering->rx_pending > RX_MAX_PENDING ||
3546 ering->rx_pending < 8 ||
3547 ering->tx_pending < MAX_SKB_TX_LE ||
3548 ering->tx_pending > TX_RING_SIZE - 1)
3551 if (netif_running(dev))
3554 sky2->rx_pending = ering->rx_pending;
3555 sky2->tx_pending = ering->tx_pending;
3557 if (netif_running(dev)) {
3562 sky2_set_multicast(dev);
3568 static int sky2_get_regs_len(struct net_device *dev)
3574 * Returns copy of control register region
3575 * Note: ethtool_get_regs always provides full size (16k) buffer
3577 static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3580 const struct sky2_port *sky2 = netdev_priv(dev);
3581 const void __iomem *io = sky2->hw->regs;
3586 for (b = 0; b < 128; b++) {
3587 /* This complicated switch statement is to make sure and
3588 * only access regions that are unreserved.
3589 * Some blocks are only valid on dual port cards.
3590 * and block 3 has some special diagnostic registers that
3595 /* skip diagnostic ram region */
3596 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3599 /* dual port cards only */
3600 case 5: /* Tx Arbiter 2 */
3602 case 14 ... 15: /* TX2 */
3603 case 17: case 19: /* Ram Buffer 2 */
3604 case 22 ... 23: /* Tx Ram Buffer 2 */
3605 case 25: /* Rx MAC Fifo 1 */
3606 case 27: /* Tx MAC Fifo 2 */
3607 case 31: /* GPHY 2 */
3608 case 40 ... 47: /* Pattern Ram 2 */
3609 case 52: case 54: /* TCP Segmentation 2 */
3610 case 112 ... 116: /* GMAC 2 */
3611 if (sky2->hw->ports == 1)
3614 case 0: /* Control */
3615 case 2: /* Mac address */
3616 case 4: /* Tx Arbiter 1 */
3617 case 7: /* PCI express reg */
3619 case 12 ... 13: /* TX1 */
3620 case 16: case 18:/* Rx Ram Buffer 1 */
3621 case 20 ... 21: /* Tx Ram Buffer 1 */
3622 case 24: /* Rx MAC Fifo 1 */
3623 case 26: /* Tx MAC Fifo 1 */
3624 case 28 ... 29: /* Descriptor and status unit */
3625 case 30: /* GPHY 1*/
3626 case 32 ... 39: /* Pattern Ram 1 */
3627 case 48: case 50: /* TCP Segmentation 1 */
3628 case 56 ... 60: /* PCI space */
3629 case 80 ... 84: /* GMAC 1 */
3630 memcpy_fromio(p, io, 128);
3642 /* In order to do Jumbo packets on these chips, need to turn off the
3643 * transmit store/forward. Therefore checksum offload won't work.
3645 static int no_tx_offload(struct net_device *dev)
3647 const struct sky2_port *sky2 = netdev_priv(dev);
3648 const struct sky2_hw *hw = sky2->hw;
3650 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3653 static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3655 if (data && no_tx_offload(dev))
3658 return ethtool_op_set_tx_csum(dev, data);
3662 static int sky2_set_tso(struct net_device *dev, u32 data)
3664 if (data && no_tx_offload(dev))
3667 return ethtool_op_set_tso(dev, data);
3670 static int sky2_get_eeprom_len(struct net_device *dev)
3672 struct sky2_port *sky2 = netdev_priv(dev);
3675 pci_read_config_word(sky2->hw->pdev, PCI_DEV_REG2, ®2);
3676 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3679 static u32 sky2_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
3683 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
3686 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
3687 } while (!(offset & PCI_VPD_ADDR_F));
3689 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
3693 static void sky2_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
3695 pci_write_config_word(pdev, cap + PCI_VPD_DATA, val);
3696 pci_write_config_dword(pdev, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3698 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
3699 } while (offset & PCI_VPD_ADDR_F);
3702 static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3705 struct sky2_port *sky2 = netdev_priv(dev);
3706 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3707 int length = eeprom->len;
3708 u16 offset = eeprom->offset;
3713 eeprom->magic = SKY2_EEPROM_MAGIC;
3715 while (length > 0) {
3716 u32 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
3717 int n = min_t(int, length, sizeof(val));
3719 memcpy(data, &val, n);
3727 static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3730 struct sky2_port *sky2 = netdev_priv(dev);
3731 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3732 int length = eeprom->len;
3733 u16 offset = eeprom->offset;
3738 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3741 while (length > 0) {
3743 int n = min_t(int, length, sizeof(val));
3745 if (n < sizeof(val))
3746 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
3747 memcpy(&val, data, n);
3749 sky2_vpd_write(sky2->hw->pdev, cap, offset, val);
3759 static const struct ethtool_ops sky2_ethtool_ops = {
3760 .get_settings = sky2_get_settings,
3761 .set_settings = sky2_set_settings,
3762 .get_drvinfo = sky2_get_drvinfo,
3763 .get_wol = sky2_get_wol,
3764 .set_wol = sky2_set_wol,
3765 .get_msglevel = sky2_get_msglevel,
3766 .set_msglevel = sky2_set_msglevel,
3767 .nway_reset = sky2_nway_reset,
3768 .get_regs_len = sky2_get_regs_len,
3769 .get_regs = sky2_get_regs,
3770 .get_link = ethtool_op_get_link,
3771 .get_eeprom_len = sky2_get_eeprom_len,
3772 .get_eeprom = sky2_get_eeprom,
3773 .set_eeprom = sky2_set_eeprom,
3774 .set_sg = ethtool_op_set_sg,
3775 .set_tx_csum = sky2_set_tx_csum,
3776 .set_tso = sky2_set_tso,
3777 .get_rx_csum = sky2_get_rx_csum,
3778 .set_rx_csum = sky2_set_rx_csum,
3779 .get_strings = sky2_get_strings,
3780 .get_coalesce = sky2_get_coalesce,
3781 .set_coalesce = sky2_set_coalesce,
3782 .get_ringparam = sky2_get_ringparam,
3783 .set_ringparam = sky2_set_ringparam,
3784 .get_pauseparam = sky2_get_pauseparam,
3785 .set_pauseparam = sky2_set_pauseparam,
3786 .phys_id = sky2_phys_id,
3787 .get_sset_count = sky2_get_sset_count,
3788 .get_ethtool_stats = sky2_get_ethtool_stats,
3791 #ifdef CONFIG_SKY2_DEBUG
3793 static struct dentry *sky2_debug;
3795 static int sky2_debug_show(struct seq_file *seq, void *v)
3797 struct net_device *dev = seq->private;
3798 const struct sky2_port *sky2 = netdev_priv(dev);
3799 struct sky2_hw *hw = sky2->hw;
3800 unsigned port = sky2->port;
3804 if (!netif_running(dev))
3807 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3808 sky2_read32(hw, B0_ISRC),
3809 sky2_read32(hw, B0_IMSK),
3810 sky2_read32(hw, B0_Y2_SP_ICR));
3812 napi_disable(&hw->napi);
3813 last = sky2_read16(hw, STAT_PUT_IDX);
3815 if (hw->st_idx == last)
3816 seq_puts(seq, "Status ring (empty)\n");
3818 seq_puts(seq, "Status ring\n");
3819 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3820 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3821 const struct sky2_status_le *le = hw->st_le + idx;
3822 seq_printf(seq, "[%d] %#x %d %#x\n",
3823 idx, le->opcode, le->length, le->status);
3825 seq_puts(seq, "\n");
3828 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3829 sky2->tx_cons, sky2->tx_prod,
3830 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3831 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3833 /* Dump contents of tx ring */
3835 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3836 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3837 const struct sky2_tx_le *le = sky2->tx_le + idx;
3838 u32 a = le32_to_cpu(le->addr);
3841 seq_printf(seq, "%u:", idx);
3844 switch(le->opcode & ~HW_OWNER) {
3846 seq_printf(seq, " %#x:", a);
3849 seq_printf(seq, " mtu=%d", a);
3852 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3855 seq_printf(seq, " csum=%#x", a);
3858 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3861 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3864 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3867 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3868 a, le16_to_cpu(le->length));
3871 if (le->ctrl & EOP) {
3872 seq_putc(seq, '\n');
3877 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3878 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3879 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3880 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3882 napi_enable(&hw->napi);
3886 static int sky2_debug_open(struct inode *inode, struct file *file)
3888 return single_open(file, sky2_debug_show, inode->i_private);
3891 static const struct file_operations sky2_debug_fops = {
3892 .owner = THIS_MODULE,
3893 .open = sky2_debug_open,
3895 .llseek = seq_lseek,
3896 .release = single_release,
3900 * Use network device events to create/remove/rename
3901 * debugfs file entries
3903 static int sky2_device_event(struct notifier_block *unused,
3904 unsigned long event, void *ptr)
3906 struct net_device *dev = ptr;
3907 struct sky2_port *sky2 = netdev_priv(dev);
3909 if (dev->open != sky2_up || !sky2_debug)
3913 case NETDEV_CHANGENAME:
3914 if (sky2->debugfs) {
3915 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3916 sky2_debug, dev->name);
3920 case NETDEV_GOING_DOWN:
3921 if (sky2->debugfs) {
3922 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3924 debugfs_remove(sky2->debugfs);
3925 sky2->debugfs = NULL;
3930 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3933 if (IS_ERR(sky2->debugfs))
3934 sky2->debugfs = NULL;
3940 static struct notifier_block sky2_notifier = {
3941 .notifier_call = sky2_device_event,
3945 static __init void sky2_debug_init(void)
3949 ent = debugfs_create_dir("sky2", NULL);
3950 if (!ent || IS_ERR(ent))
3954 register_netdevice_notifier(&sky2_notifier);
3957 static __exit void sky2_debug_cleanup(void)
3960 unregister_netdevice_notifier(&sky2_notifier);
3961 debugfs_remove(sky2_debug);
3967 #define sky2_debug_init()
3968 #define sky2_debug_cleanup()
3972 /* Initialize network device */
3973 static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3975 int highmem, int wol)
3977 struct sky2_port *sky2;
3978 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3981 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
3985 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3986 dev->irq = hw->pdev->irq;
3987 dev->open = sky2_up;
3988 dev->stop = sky2_down;
3989 dev->do_ioctl = sky2_ioctl;
3990 dev->hard_start_xmit = sky2_xmit_frame;
3991 dev->set_multicast_list = sky2_set_multicast;
3992 dev->set_mac_address = sky2_set_mac_address;
3993 dev->change_mtu = sky2_change_mtu;
3994 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3995 dev->tx_timeout = sky2_tx_timeout;
3996 dev->watchdog_timeo = TX_WATCHDOG;
3997 #ifdef CONFIG_NET_POLL_CONTROLLER
3999 dev->poll_controller = sky2_netpoll;
4002 sky2 = netdev_priv(dev);
4005 sky2->msg_enable = netif_msg_init(debug, default_msg);
4007 /* Auto speed and flow control */
4008 sky2->autoneg = AUTONEG_ENABLE;
4009 sky2->flow_mode = FC_BOTH;
4013 sky2->advertising = sky2_supported_modes(hw);
4017 spin_lock_init(&sky2->phy_lock);
4018 sky2->tx_pending = TX_DEF_PENDING;
4019 sky2->rx_pending = RX_DEF_PENDING;
4021 hw->dev[port] = dev;
4025 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4027 dev->features |= NETIF_F_HIGHDMA;
4029 #ifdef SKY2_VLAN_TAG_USED
4030 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4031 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4032 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4033 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4034 dev->vlan_rx_register = sky2_vlan_rx_register;
4038 /* read the mac address */
4039 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4040 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4045 static void __devinit sky2_show_addr(struct net_device *dev)
4047 const struct sky2_port *sky2 = netdev_priv(dev);
4048 DECLARE_MAC_BUF(mac);
4050 if (netif_msg_probe(sky2))
4051 printk(KERN_INFO PFX "%s: addr %s\n",
4052 dev->name, print_mac(mac, dev->dev_addr));
4055 /* Handle software interrupt used during MSI test */
4056 static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4058 struct sky2_hw *hw = dev_id;
4059 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4064 if (status & Y2_IS_IRQ_SW) {
4065 hw->flags |= SKY2_HW_USE_MSI;
4066 wake_up(&hw->msi_wait);
4067 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4069 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4074 /* Test interrupt path by forcing a a software IRQ */
4075 static int __devinit sky2_test_msi(struct sky2_hw *hw)
4077 struct pci_dev *pdev = hw->pdev;
4080 init_waitqueue_head (&hw->msi_wait);
4082 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4084 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4086 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4090 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4091 sky2_read8(hw, B0_CTST);
4093 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4095 if (!(hw->flags & SKY2_HW_USE_MSI)) {
4096 /* MSI test failed, go back to INTx mode */
4097 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4098 "switching to INTx mode.\n");
4101 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4104 sky2_write32(hw, B0_IMSK, 0);
4105 sky2_read32(hw, B0_IMSK);
4107 free_irq(pdev->irq, hw);
4112 static int __devinit pci_wake_enabled(struct pci_dev *dev)
4114 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4119 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4121 return value & PCI_PM_CTRL_PME_ENABLE;
4124 static int __devinit sky2_probe(struct pci_dev *pdev,
4125 const struct pci_device_id *ent)
4127 struct net_device *dev;
4129 int err, using_dac = 0, wol_default;
4131 err = pci_enable_device(pdev);
4133 dev_err(&pdev->dev, "cannot enable PCI device\n");
4137 err = pci_request_regions(pdev, DRV_NAME);
4139 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4140 goto err_out_disable;
4143 pci_set_master(pdev);
4145 if (sizeof(dma_addr_t) > sizeof(u32) &&
4146 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4148 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4150 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4151 "for consistent allocations\n");
4152 goto err_out_free_regions;
4155 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4157 dev_err(&pdev->dev, "no usable DMA configuration\n");
4158 goto err_out_free_regions;
4162 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4165 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
4167 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4168 goto err_out_free_regions;
4173 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4175 dev_err(&pdev->dev, "cannot map device registers\n");
4176 goto err_out_free_hw;
4180 /* The sk98lin vendor driver uses hardware byte swapping but
4181 * this driver uses software swapping.
4185 pci_read_config_dword(pdev,PCI_DEV_REG2, ®);
4186 reg &= ~PCI_REV_DESC;
4187 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
4191 /* ring for status responses */
4192 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
4194 goto err_out_iounmap;
4196 err = sky2_init(hw);
4198 goto err_out_iounmap;
4200 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
4201 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4202 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
4203 hw->chip_id, hw->chip_rev);
4207 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4210 goto err_out_free_pci;
4213 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4214 err = sky2_test_msi(hw);
4215 if (err == -EOPNOTSUPP)
4216 pci_disable_msi(pdev);
4218 goto err_out_free_netdev;
4221 err = register_netdev(dev);
4223 dev_err(&pdev->dev, "cannot register net device\n");
4224 goto err_out_free_netdev;
4227 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4229 err = request_irq(pdev->irq, sky2_intr,
4230 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4233 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4234 goto err_out_unregister;
4236 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4237 napi_enable(&hw->napi);
4239 sky2_show_addr(dev);
4241 if (hw->ports > 1) {
4242 struct net_device *dev1;
4244 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4246 dev_warn(&pdev->dev, "allocation for second device failed\n");
4247 else if ((err = register_netdev(dev1))) {
4248 dev_warn(&pdev->dev,
4249 "register of second port failed (%d)\n", err);
4253 sky2_show_addr(dev1);
4256 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
4257 INIT_WORK(&hw->restart_work, sky2_restart);
4259 pci_set_drvdata(pdev, hw);
4264 if (hw->flags & SKY2_HW_USE_MSI)
4265 pci_disable_msi(pdev);
4266 unregister_netdev(dev);
4267 err_out_free_netdev:
4270 sky2_write8(hw, B0_CTST, CS_RST_SET);
4271 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4276 err_out_free_regions:
4277 pci_release_regions(pdev);
4279 pci_disable_device(pdev);
4281 pci_set_drvdata(pdev, NULL);
4285 static void __devexit sky2_remove(struct pci_dev *pdev)
4287 struct sky2_hw *hw = pci_get_drvdata(pdev);
4293 del_timer_sync(&hw->watchdog_timer);
4294 cancel_work_sync(&hw->restart_work);
4296 for (i = hw->ports-1; i >= 0; --i)
4297 unregister_netdev(hw->dev[i]);
4299 sky2_write32(hw, B0_IMSK, 0);
4303 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
4304 sky2_write8(hw, B0_CTST, CS_RST_SET);
4305 sky2_read8(hw, B0_CTST);
4307 free_irq(pdev->irq, hw);
4308 if (hw->flags & SKY2_HW_USE_MSI)
4309 pci_disable_msi(pdev);
4310 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4311 pci_release_regions(pdev);
4312 pci_disable_device(pdev);
4314 for (i = hw->ports-1; i >= 0; --i)
4315 free_netdev(hw->dev[i]);
4320 pci_set_drvdata(pdev, NULL);
4324 static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4326 struct sky2_hw *hw = pci_get_drvdata(pdev);
4332 for (i = 0; i < hw->ports; i++) {
4333 struct net_device *dev = hw->dev[i];
4334 struct sky2_port *sky2 = netdev_priv(dev);
4336 if (netif_running(dev))
4340 sky2_wol_init(sky2);
4345 sky2_write32(hw, B0_IMSK, 0);
4346 napi_disable(&hw->napi);
4349 pci_save_state(pdev);
4350 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4351 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4356 static int sky2_resume(struct pci_dev *pdev)
4358 struct sky2_hw *hw = pci_get_drvdata(pdev);
4364 err = pci_set_power_state(pdev, PCI_D0);
4368 err = pci_restore_state(pdev);
4372 pci_enable_wake(pdev, PCI_D0, 0);
4374 /* Re-enable all clocks */
4375 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4376 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4377 hw->chip_id == CHIP_ID_YUKON_FE_P)
4378 pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4381 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4382 napi_enable(&hw->napi);
4384 for (i = 0; i < hw->ports; i++) {
4385 struct net_device *dev = hw->dev[i];
4386 if (netif_running(dev)) {
4389 printk(KERN_ERR PFX "%s: could not up: %d\n",
4395 sky2_set_multicast(dev);
4401 dev_err(&pdev->dev, "resume failed (%d)\n", err);
4402 pci_disable_device(pdev);
4407 static void sky2_shutdown(struct pci_dev *pdev)
4409 struct sky2_hw *hw = pci_get_drvdata(pdev);
4415 del_timer_sync(&hw->watchdog_timer);
4417 for (i = 0; i < hw->ports; i++) {
4418 struct net_device *dev = hw->dev[i];
4419 struct sky2_port *sky2 = netdev_priv(dev);
4423 sky2_wol_init(sky2);
4430 pci_enable_wake(pdev, PCI_D3hot, wol);
4431 pci_enable_wake(pdev, PCI_D3cold, wol);
4433 pci_disable_device(pdev);
4434 pci_set_power_state(pdev, PCI_D3hot);
4438 static struct pci_driver sky2_driver = {
4440 .id_table = sky2_id_table,
4441 .probe = sky2_probe,
4442 .remove = __devexit_p(sky2_remove),
4444 .suspend = sky2_suspend,
4445 .resume = sky2_resume,
4447 .shutdown = sky2_shutdown,
4450 static int __init sky2_init_module(void)
4453 return pci_register_driver(&sky2_driver);
4456 static void __exit sky2_cleanup_module(void)
4458 pci_unregister_driver(&sky2_driver);
4459 sky2_debug_cleanup();
4462 module_init(sky2_init_module);
4463 module_exit(sky2_cleanup_module);
4465 MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4466 MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4467 MODULE_LICENSE("GPL");
4468 MODULE_VERSION(DRV_VERSION);