1 /* i830_dma.c -- DMA support for the I830 -*- linux-c -*-
 
   2  * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
 
   4  * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
 
   5  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
 
   8  * Permission is hereby granted, free of charge, to any person obtaining a
 
   9  * copy of this software and associated documentation files (the "Software"),
 
  10  * to deal in the Software without restriction, including without limitation
 
  11  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 
  12  * and/or sell copies of the Software, and to permit persons to whom the
 
  13  * Software is furnished to do so, subject to the following conditions:
 
  15  * The above copyright notice and this permission notice (including the next
 
  16  * paragraph) shall be included in all copies or substantial portions of the
 
  19  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 
  20  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 
  21  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 
  22  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
 
  23  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 
  24  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 
  25  * DEALINGS IN THE SOFTWARE.
 
  27  * Authors: Rickard E. (Rik) Faith <faith@valinux.com>
 
  28  *          Jeff Hartmann <jhartmann@valinux.com>
 
  29  *          Keith Whitwell <keith@tungstengraphics.com>
 
  30  *          Abraham vd Merwe <abraham@2d3d.co.za>
 
  38 #include <linux/interrupt.h>    /* For task queue support */
 
  39 #include <linux/pagemap.h>      /* For FASTCALL on unlock_page() */
 
  40 #include <linux/delay.h>
 
  41 #include <asm/uaccess.h>
 
  43 #define I830_BUF_FREE           2
 
  44 #define I830_BUF_CLIENT         1
 
  45 #define I830_BUF_HARDWARE       0
 
  47 #define I830_BUF_UNMAPPED 0
 
  48 #define I830_BUF_MAPPED   1
 
  50 static struct drm_buf *i830_freelist_get(struct drm_device * dev)
 
  52         struct drm_device_dma *dma = dev->dma;
 
  56         /* Linear search might not be the best solution */
 
  58         for (i = 0; i < dma->buf_count; i++) {
 
  59                 struct drm_buf *buf = dma->buflist[i];
 
  60                 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
  61                 /* In use is already a pointer */
 
  62                 used = cmpxchg(buf_priv->in_use, I830_BUF_FREE,
 
  64                 if (used == I830_BUF_FREE) {
 
  71 /* This should only be called if the buffer is not sent to the hardware
 
  72  * yet, the hardware updates in use for us once its on the ring buffer.
 
  75 static int i830_freelist_put(struct drm_device * dev, struct drm_buf * buf)
 
  77         drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
  80         /* In use is already a pointer */
 
  81         used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT, I830_BUF_FREE);
 
  82         if (used != I830_BUF_CLIENT) {
 
  83                 DRM_ERROR("Freeing buffer thats not in use : %d\n", buf->idx);
 
  90 static int i830_mmap_buffers(struct file *filp, struct vm_area_struct *vma)
 
  92         struct drm_file *priv = filp->private_data;
 
  93         struct drm_device *dev;
 
  94         drm_i830_private_t *dev_priv;
 
  96         drm_i830_buf_priv_t *buf_priv;
 
  99         dev = priv->head->dev;
 
 100         dev_priv = dev->dev_private;
 
 101         buf = dev_priv->mmap_buffer;
 
 102         buf_priv = buf->dev_private;
 
 104         vma->vm_flags |= (VM_IO | VM_DONTCOPY);
 
 107         buf_priv->currently_mapped = I830_BUF_MAPPED;
 
 110         if (io_remap_pfn_range(vma, vma->vm_start,
 
 112                                vma->vm_end - vma->vm_start, vma->vm_page_prot))
 
 117 static const struct file_operations i830_buffer_fops = {
 
 119         .release = drm_release,
 
 121         .mmap = i830_mmap_buffers,
 
 122         .fasync = drm_fasync,
 
 125 static int i830_map_buffer(struct drm_buf * buf, struct drm_file *file_priv)
 
 127         struct drm_device *dev = file_priv->head->dev;
 
 128         drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
 129         drm_i830_private_t *dev_priv = dev->dev_private;
 
 130         const struct file_operations *old_fops;
 
 131         unsigned long virtual;
 
 134         if (buf_priv->currently_mapped == I830_BUF_MAPPED)
 
 137         down_write(¤t->mm->mmap_sem);
 
 138         old_fops = file_priv->filp->f_op;
 
 139         file_priv->filp->f_op = &i830_buffer_fops;
 
 140         dev_priv->mmap_buffer = buf;
 
 141         virtual = do_mmap(file_priv->filp, 0, buf->total, PROT_READ | PROT_WRITE,
 
 142                           MAP_SHARED, buf->bus_address);
 
 143         dev_priv->mmap_buffer = NULL;
 
 144         file_priv->filp->f_op = old_fops;
 
 145         if (IS_ERR((void *)virtual)) {  /* ugh */
 
 147                 DRM_ERROR("mmap error\n");
 
 148                 retcode = PTR_ERR((void *)virtual);
 
 149                 buf_priv->virtual = NULL;
 
 151                 buf_priv->virtual = (void __user *)virtual;
 
 153         up_write(¤t->mm->mmap_sem);
 
 158 static int i830_unmap_buffer(struct drm_buf * buf)
 
 160         drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
 163         if (buf_priv->currently_mapped != I830_BUF_MAPPED)
 
 166         down_write(¤t->mm->mmap_sem);
 
 167         retcode = do_munmap(current->mm,
 
 168                             (unsigned long)buf_priv->virtual,
 
 169                             (size_t) buf->total);
 
 170         up_write(¤t->mm->mmap_sem);
 
 172         buf_priv->currently_mapped = I830_BUF_UNMAPPED;
 
 173         buf_priv->virtual = NULL;
 
 178 static int i830_dma_get_buffer(struct drm_device * dev, drm_i830_dma_t * d,
 
 179                                struct drm_file *file_priv)
 
 182         drm_i830_buf_priv_t *buf_priv;
 
 185         buf = i830_freelist_get(dev);
 
 188                 DRM_DEBUG("retcode=%d\n", retcode);
 
 192         retcode = i830_map_buffer(buf, file_priv);
 
 194                 i830_freelist_put(dev, buf);
 
 195                 DRM_ERROR("mapbuf failed, retcode %d\n", retcode);
 
 198         buf->file_priv = file_priv;
 
 199         buf_priv = buf->dev_private;
 
 201         d->request_idx = buf->idx;
 
 202         d->request_size = buf->total;
 
 203         d->virtual = buf_priv->virtual;
 
 208 static int i830_dma_cleanup(struct drm_device * dev)
 
 210         struct drm_device_dma *dma = dev->dma;
 
 212         /* Make sure interrupts are disabled here because the uninstall ioctl
 
 213          * may not have been called from userspace and after dev_private
 
 214          * is freed, it's too late.
 
 216         if (dev->irq_enabled)
 
 217                 drm_irq_uninstall(dev);
 
 219         if (dev->dev_private) {
 
 221                 drm_i830_private_t *dev_priv =
 
 222                     (drm_i830_private_t *) dev->dev_private;
 
 224                 if (dev_priv->ring.virtual_start) {
 
 225                         drm_core_ioremapfree(&dev_priv->ring.map, dev);
 
 227                 if (dev_priv->hw_status_page) {
 
 228                         pci_free_consistent(dev->pdev, PAGE_SIZE,
 
 229                                             dev_priv->hw_status_page,
 
 230                                             dev_priv->dma_status_page);
 
 231                         /* Need to rewrite hardware status page */
 
 232                         I830_WRITE(0x02080, 0x1ffff000);
 
 235                 drm_free(dev->dev_private, sizeof(drm_i830_private_t),
 
 237                 dev->dev_private = NULL;
 
 239                 for (i = 0; i < dma->buf_count; i++) {
 
 240                         struct drm_buf *buf = dma->buflist[i];
 
 241                         drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
 242                         if (buf_priv->kernel_virtual && buf->total)
 
 243                                 drm_core_ioremapfree(&buf_priv->map, dev);
 
 249 int i830_wait_ring(struct drm_device * dev, int n, const char *caller)
 
 251         drm_i830_private_t *dev_priv = dev->dev_private;
 
 252         drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
 
 255         unsigned int last_head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
 
 257         end = jiffies + (HZ * 3);
 
 258         while (ring->space < n) {
 
 259                 ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
 
 260                 ring->space = ring->head - (ring->tail + 8);
 
 262                         ring->space += ring->Size;
 
 264                 if (ring->head != last_head) {
 
 265                         end = jiffies + (HZ * 3);
 
 266                         last_head = ring->head;
 
 270                 if (time_before(end, jiffies)) {
 
 271                         DRM_ERROR("space: %d wanted %d\n", ring->space, n);
 
 272                         DRM_ERROR("lockup\n");
 
 276                 dev_priv->sarea_priv->perf_boxes |= I830_BOX_WAIT;
 
 283 static void i830_kernel_lost_context(struct drm_device * dev)
 
 285         drm_i830_private_t *dev_priv = dev->dev_private;
 
 286         drm_i830_ring_buffer_t *ring = &(dev_priv->ring);
 
 288         ring->head = I830_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
 
 289         ring->tail = I830_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
 
 290         ring->space = ring->head - (ring->tail + 8);
 
 292                 ring->space += ring->Size;
 
 294         if (ring->head == ring->tail)
 
 295                 dev_priv->sarea_priv->perf_boxes |= I830_BOX_RING_EMPTY;
 
 298 static int i830_freelist_init(struct drm_device * dev, drm_i830_private_t * dev_priv)
 
 300         struct drm_device_dma *dma = dev->dma;
 
 302         u32 *hw_status = (u32 *) (dev_priv->hw_status_page + my_idx);
 
 305         if (dma->buf_count > 1019) {
 
 306                 /* Not enough space in the status page for the freelist */
 
 310         for (i = 0; i < dma->buf_count; i++) {
 
 311                 struct drm_buf *buf = dma->buflist[i];
 
 312                 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
 314                 buf_priv->in_use = hw_status++;
 
 315                 buf_priv->my_use_idx = my_idx;
 
 318                 *buf_priv->in_use = I830_BUF_FREE;
 
 320                 buf_priv->map.offset = buf->bus_address;
 
 321                 buf_priv->map.size = buf->total;
 
 322                 buf_priv->map.type = _DRM_AGP;
 
 323                 buf_priv->map.flags = 0;
 
 324                 buf_priv->map.mtrr = 0;
 
 326                 drm_core_ioremap(&buf_priv->map, dev);
 
 327                 buf_priv->kernel_virtual = buf_priv->map.handle;
 
 332 static int i830_dma_initialize(struct drm_device * dev,
 
 333                                drm_i830_private_t * dev_priv,
 
 334                                drm_i830_init_t * init)
 
 336         struct drm_map_list *r_list;
 
 338         memset(dev_priv, 0, sizeof(drm_i830_private_t));
 
 340         list_for_each_entry(r_list, &dev->maplist, head) {
 
 342                     r_list->map->type == _DRM_SHM &&
 
 343                     r_list->map->flags & _DRM_CONTAINS_LOCK) {
 
 344                         dev_priv->sarea_map = r_list->map;
 
 349         if (!dev_priv->sarea_map) {
 
 350                 dev->dev_private = (void *)dev_priv;
 
 351                 i830_dma_cleanup(dev);
 
 352                 DRM_ERROR("can not find sarea!\n");
 
 355         dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
 
 356         if (!dev_priv->mmio_map) {
 
 357                 dev->dev_private = (void *)dev_priv;
 
 358                 i830_dma_cleanup(dev);
 
 359                 DRM_ERROR("can not find mmio map!\n");
 
 362         dev->agp_buffer_token = init->buffers_offset;
 
 363         dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
 
 364         if (!dev->agp_buffer_map) {
 
 365                 dev->dev_private = (void *)dev_priv;
 
 366                 i830_dma_cleanup(dev);
 
 367                 DRM_ERROR("can not find dma buffer map!\n");
 
 371         dev_priv->sarea_priv = (drm_i830_sarea_t *)
 
 372             ((u8 *) dev_priv->sarea_map->handle + init->sarea_priv_offset);
 
 374         dev_priv->ring.Start = init->ring_start;
 
 375         dev_priv->ring.End = init->ring_end;
 
 376         dev_priv->ring.Size = init->ring_size;
 
 378         dev_priv->ring.map.offset = dev->agp->base + init->ring_start;
 
 379         dev_priv->ring.map.size = init->ring_size;
 
 380         dev_priv->ring.map.type = _DRM_AGP;
 
 381         dev_priv->ring.map.flags = 0;
 
 382         dev_priv->ring.map.mtrr = 0;
 
 384         drm_core_ioremap(&dev_priv->ring.map, dev);
 
 386         if (dev_priv->ring.map.handle == NULL) {
 
 387                 dev->dev_private = (void *)dev_priv;
 
 388                 i830_dma_cleanup(dev);
 
 389                 DRM_ERROR("can not ioremap virtual address for"
 
 394         dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
 
 396         dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
 
 398         dev_priv->w = init->w;
 
 399         dev_priv->h = init->h;
 
 400         dev_priv->pitch = init->pitch;
 
 401         dev_priv->back_offset = init->back_offset;
 
 402         dev_priv->depth_offset = init->depth_offset;
 
 403         dev_priv->front_offset = init->front_offset;
 
 405         dev_priv->front_di1 = init->front_offset | init->pitch_bits;
 
 406         dev_priv->back_di1 = init->back_offset | init->pitch_bits;
 
 407         dev_priv->zi1 = init->depth_offset | init->pitch_bits;
 
 409         DRM_DEBUG("front_di1 %x\n", dev_priv->front_di1);
 
 410         DRM_DEBUG("back_offset %x\n", dev_priv->back_offset);
 
 411         DRM_DEBUG("back_di1 %x\n", dev_priv->back_di1);
 
 412         DRM_DEBUG("pitch_bits %x\n", init->pitch_bits);
 
 414         dev_priv->cpp = init->cpp;
 
 415         /* We are using separate values as placeholders for mechanisms for
 
 416          * private backbuffer/depthbuffer usage.
 
 419         dev_priv->back_pitch = init->back_pitch;
 
 420         dev_priv->depth_pitch = init->depth_pitch;
 
 421         dev_priv->do_boxes = 0;
 
 422         dev_priv->use_mi_batchbuffer_start = 0;
 
 424         /* Program Hardware Status Page */
 
 425         dev_priv->hw_status_page =
 
 426             pci_alloc_consistent(dev->pdev, PAGE_SIZE,
 
 427                                  &dev_priv->dma_status_page);
 
 428         if (!dev_priv->hw_status_page) {
 
 429                 dev->dev_private = (void *)dev_priv;
 
 430                 i830_dma_cleanup(dev);
 
 431                 DRM_ERROR("Can not allocate hardware status page\n");
 
 434         memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
 
 435         DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
 
 437         I830_WRITE(0x02080, dev_priv->dma_status_page);
 
 438         DRM_DEBUG("Enabled hardware status page\n");
 
 440         /* Now we need to init our freelist */
 
 441         if (i830_freelist_init(dev, dev_priv) != 0) {
 
 442                 dev->dev_private = (void *)dev_priv;
 
 443                 i830_dma_cleanup(dev);
 
 444                 DRM_ERROR("Not enough space in the status page for"
 
 448         dev->dev_private = (void *)dev_priv;
 
 453 static int i830_dma_init(struct drm_device *dev, void *data,
 
 454                          struct drm_file *file_priv)
 
 456         drm_i830_private_t *dev_priv;
 
 457         drm_i830_init_t *init = data;
 
 460         switch (init->func) {
 
 462                 dev_priv = drm_alloc(sizeof(drm_i830_private_t),
 
 464                 if (dev_priv == NULL)
 
 466                 retcode = i830_dma_initialize(dev, dev_priv, init);
 
 468         case I830_CLEANUP_DMA:
 
 469                 retcode = i830_dma_cleanup(dev);
 
 479 #define GFX_OP_STIPPLE           ((0x3<<29)|(0x1d<<24)|(0x83<<16))
 
 480 #define ST1_ENABLE               (1<<16)
 
 481 #define ST1_MASK                 (0xffff)
 
 483 /* Most efficient way to verify state for the i830 is as it is
 
 484  * emitted.  Non-conformant state is silently dropped.
 
 486 static void i830EmitContextVerified(struct drm_device * dev, unsigned int *code)
 
 488         drm_i830_private_t *dev_priv = dev->dev_private;
 
 493         BEGIN_LP_RING(I830_CTX_SETUP_SIZE + 4);
 
 495         for (i = 0; i < I830_CTXREG_BLENDCOLR0; i++) {
 
 497                 if ((tmp & (7 << 29)) == CMD_3D &&
 
 498                     (tmp & (0x1f << 24)) < (0x1d << 24)) {
 
 502                         DRM_ERROR("Skipping %d\n", i);
 
 506         OUT_RING(STATE3D_CONST_BLEND_COLOR_CMD);
 
 507         OUT_RING(code[I830_CTXREG_BLENDCOLR]);
 
 510         for (i = I830_CTXREG_VF; i < I830_CTXREG_MCSB0; i++) {
 
 512                 if ((tmp & (7 << 29)) == CMD_3D &&
 
 513                     (tmp & (0x1f << 24)) < (0x1d << 24)) {
 
 517                         DRM_ERROR("Skipping %d\n", i);
 
 521         OUT_RING(STATE3D_MAP_COORD_SETBIND_CMD);
 
 522         OUT_RING(code[I830_CTXREG_MCSB1]);
 
 531 static void i830EmitTexVerified(struct drm_device * dev, unsigned int *code)
 
 533         drm_i830_private_t *dev_priv = dev->dev_private;
 
 538         if (code[I830_TEXREG_MI0] == GFX_OP_MAP_INFO ||
 
 539             (code[I830_TEXREG_MI0] & ~(0xf * LOAD_TEXTURE_MAP0)) ==
 
 540             (STATE3D_LOAD_STATE_IMMEDIATE_2 | 4)) {
 
 542                 BEGIN_LP_RING(I830_TEX_SETUP_SIZE);
 
 544                 OUT_RING(code[I830_TEXREG_MI0]);        /* TM0LI */
 
 545                 OUT_RING(code[I830_TEXREG_MI1]);        /* TM0S0 */
 
 546                 OUT_RING(code[I830_TEXREG_MI2]);        /* TM0S1 */
 
 547                 OUT_RING(code[I830_TEXREG_MI3]);        /* TM0S2 */
 
 548                 OUT_RING(code[I830_TEXREG_MI4]);        /* TM0S3 */
 
 549                 OUT_RING(code[I830_TEXREG_MI5]);        /* TM0S4 */
 
 551                 for (i = 6; i < I830_TEX_SETUP_SIZE; i++) {
 
 562                 printk("rejected packet %x\n", code[0]);
 
 565 static void i830EmitTexBlendVerified(struct drm_device * dev,
 
 566                                      unsigned int *code, unsigned int num)
 
 568         drm_i830_private_t *dev_priv = dev->dev_private;
 
 576         BEGIN_LP_RING(num + 1);
 
 578         for (i = 0; i < num; i++) {
 
 590 static void i830EmitTexPalette(struct drm_device * dev,
 
 591                                unsigned int *palette, int number, int is_shared)
 
 593         drm_i830_private_t *dev_priv = dev->dev_private;
 
 601         if (is_shared == 1) {
 
 602                 OUT_RING(CMD_OP_MAP_PALETTE_LOAD |
 
 603                          MAP_PALETTE_NUM(0) | MAP_PALETTE_BOTH);
 
 605                 OUT_RING(CMD_OP_MAP_PALETTE_LOAD | MAP_PALETTE_NUM(number));
 
 607         for (i = 0; i < 256; i++) {
 
 608                 OUT_RING(palette[i]);
 
 611         /* KW:  WHERE IS THE ADVANCE_LP_RING?  This is effectively a noop!
 
 615 /* Need to do some additional checking when setting the dest buffer.
 
 617 static void i830EmitDestVerified(struct drm_device * dev, unsigned int *code)
 
 619         drm_i830_private_t *dev_priv = dev->dev_private;
 
 623         BEGIN_LP_RING(I830_DEST_SETUP_SIZE + 10);
 
 625         tmp = code[I830_DESTREG_CBUFADDR];
 
 626         if (tmp == dev_priv->front_di1 || tmp == dev_priv->back_di1) {
 
 627                 if (((int)outring) & 8) {
 
 632                 OUT_RING(CMD_OP_DESTBUFFER_INFO);
 
 633                 OUT_RING(BUF_3D_ID_COLOR_BACK |
 
 634                          BUF_3D_PITCH(dev_priv->back_pitch * dev_priv->cpp) |
 
 639                 OUT_RING(CMD_OP_DESTBUFFER_INFO);
 
 640                 OUT_RING(BUF_3D_ID_DEPTH | BUF_3D_USE_FENCE |
 
 641                          BUF_3D_PITCH(dev_priv->depth_pitch * dev_priv->cpp));
 
 642                 OUT_RING(dev_priv->zi1);
 
 645                 DRM_ERROR("bad di1 %x (allow %x or %x)\n",
 
 646                           tmp, dev_priv->front_di1, dev_priv->back_di1);
 
 652         OUT_RING(GFX_OP_DESTBUFFER_VARS);
 
 653         OUT_RING(code[I830_DESTREG_DV1]);
 
 655         OUT_RING(GFX_OP_DRAWRECT_INFO);
 
 656         OUT_RING(code[I830_DESTREG_DR1]);
 
 657         OUT_RING(code[I830_DESTREG_DR2]);
 
 658         OUT_RING(code[I830_DESTREG_DR3]);
 
 659         OUT_RING(code[I830_DESTREG_DR4]);
 
 661         /* Need to verify this */
 
 662         tmp = code[I830_DESTREG_SENABLE];
 
 663         if ((tmp & ~0x3) == GFX_OP_SCISSOR_ENABLE) {
 
 666                 DRM_ERROR("bad scissor enable\n");
 
 670         OUT_RING(GFX_OP_SCISSOR_RECT);
 
 671         OUT_RING(code[I830_DESTREG_SR1]);
 
 672         OUT_RING(code[I830_DESTREG_SR2]);
 
 678 static void i830EmitStippleVerified(struct drm_device * dev, unsigned int *code)
 
 680         drm_i830_private_t *dev_priv = dev->dev_private;
 
 684         OUT_RING(GFX_OP_STIPPLE);
 
 689 static void i830EmitState(struct drm_device * dev)
 
 691         drm_i830_private_t *dev_priv = dev->dev_private;
 
 692         drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 693         unsigned int dirty = sarea_priv->dirty;
 
 695         DRM_DEBUG("%s %x\n", __FUNCTION__, dirty);
 
 697         if (dirty & I830_UPLOAD_BUFFERS) {
 
 698                 i830EmitDestVerified(dev, sarea_priv->BufferState);
 
 699                 sarea_priv->dirty &= ~I830_UPLOAD_BUFFERS;
 
 702         if (dirty & I830_UPLOAD_CTX) {
 
 703                 i830EmitContextVerified(dev, sarea_priv->ContextState);
 
 704                 sarea_priv->dirty &= ~I830_UPLOAD_CTX;
 
 707         if (dirty & I830_UPLOAD_TEX0) {
 
 708                 i830EmitTexVerified(dev, sarea_priv->TexState[0]);
 
 709                 sarea_priv->dirty &= ~I830_UPLOAD_TEX0;
 
 712         if (dirty & I830_UPLOAD_TEX1) {
 
 713                 i830EmitTexVerified(dev, sarea_priv->TexState[1]);
 
 714                 sarea_priv->dirty &= ~I830_UPLOAD_TEX1;
 
 717         if (dirty & I830_UPLOAD_TEXBLEND0) {
 
 718                 i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[0],
 
 719                                          sarea_priv->TexBlendStateWordsUsed[0]);
 
 720                 sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND0;
 
 723         if (dirty & I830_UPLOAD_TEXBLEND1) {
 
 724                 i830EmitTexBlendVerified(dev, sarea_priv->TexBlendState[1],
 
 725                                          sarea_priv->TexBlendStateWordsUsed[1]);
 
 726                 sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND1;
 
 729         if (dirty & I830_UPLOAD_TEX_PALETTE_SHARED) {
 
 730                 i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 1);
 
 732                 if (dirty & I830_UPLOAD_TEX_PALETTE_N(0)) {
 
 733                         i830EmitTexPalette(dev, sarea_priv->Palette[0], 0, 0);
 
 734                         sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(0);
 
 736                 if (dirty & I830_UPLOAD_TEX_PALETTE_N(1)) {
 
 737                         i830EmitTexPalette(dev, sarea_priv->Palette[1], 1, 0);
 
 738                         sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(1);
 
 744                 if (dirty & I830_UPLOAD_TEX_PALETTE_N(2)) {
 
 745                         i830EmitTexPalette(dev, sarea_priv->Palette2[0], 0, 0);
 
 746                         sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
 
 748                 if (dirty & I830_UPLOAD_TEX_PALETTE_N(3)) {
 
 749                         i830EmitTexPalette(dev, sarea_priv->Palette2[1], 1, 0);
 
 750                         sarea_priv->dirty &= ~I830_UPLOAD_TEX_PALETTE_N(2);
 
 757         if (dirty & I830_UPLOAD_STIPPLE) {
 
 758                 i830EmitStippleVerified(dev, sarea_priv->StippleState);
 
 759                 sarea_priv->dirty &= ~I830_UPLOAD_STIPPLE;
 
 762         if (dirty & I830_UPLOAD_TEX2) {
 
 763                 i830EmitTexVerified(dev, sarea_priv->TexState2);
 
 764                 sarea_priv->dirty &= ~I830_UPLOAD_TEX2;
 
 767         if (dirty & I830_UPLOAD_TEX3) {
 
 768                 i830EmitTexVerified(dev, sarea_priv->TexState3);
 
 769                 sarea_priv->dirty &= ~I830_UPLOAD_TEX3;
 
 772         if (dirty & I830_UPLOAD_TEXBLEND2) {
 
 773                 i830EmitTexBlendVerified(dev,
 
 774                                          sarea_priv->TexBlendState2,
 
 775                                          sarea_priv->TexBlendStateWordsUsed2);
 
 777                 sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND2;
 
 780         if (dirty & I830_UPLOAD_TEXBLEND3) {
 
 781                 i830EmitTexBlendVerified(dev,
 
 782                                          sarea_priv->TexBlendState3,
 
 783                                          sarea_priv->TexBlendStateWordsUsed3);
 
 784                 sarea_priv->dirty &= ~I830_UPLOAD_TEXBLEND3;
 
 788 /* ================================================================
 
 789  * Performance monitoring functions
 
 792 static void i830_fill_box(struct drm_device * dev,
 
 793                           int x, int y, int w, int h, int r, int g, int b)
 
 795         drm_i830_private_t *dev_priv = dev->dev_private;
 
 797         unsigned int BR13, CMD;
 
 800         BR13 = (0xF0 << 16) | (dev_priv->pitch * dev_priv->cpp) | (1 << 24);
 
 801         CMD = XY_COLOR_BLT_CMD;
 
 802         x += dev_priv->sarea_priv->boxes[0].x1;
 
 803         y += dev_priv->sarea_priv->boxes[0].y1;
 
 805         if (dev_priv->cpp == 4) {
 
 807                 CMD |= (XY_COLOR_BLT_WRITE_ALPHA | XY_COLOR_BLT_WRITE_RGB);
 
 808                 color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
 
 810                 color = (((r & 0xf8) << 8) |
 
 811                          ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
 
 817         OUT_RING((y << 16) | x);
 
 818         OUT_RING(((y + h) << 16) | (x + w));
 
 820         if (dev_priv->current_page == 1) {
 
 821                 OUT_RING(dev_priv->front_offset);
 
 823                 OUT_RING(dev_priv->back_offset);
 
 830 static void i830_cp_performance_boxes(struct drm_device * dev)
 
 832         drm_i830_private_t *dev_priv = dev->dev_private;
 
 834         /* Purple box for page flipping
 
 836         if (dev_priv->sarea_priv->perf_boxes & I830_BOX_FLIP)
 
 837                 i830_fill_box(dev, 4, 4, 8, 8, 255, 0, 255);
 
 839         /* Red box if we have to wait for idle at any point
 
 841         if (dev_priv->sarea_priv->perf_boxes & I830_BOX_WAIT)
 
 842                 i830_fill_box(dev, 16, 4, 8, 8, 255, 0, 0);
 
 844         /* Blue box: lost context?
 
 846         if (dev_priv->sarea_priv->perf_boxes & I830_BOX_LOST_CONTEXT)
 
 847                 i830_fill_box(dev, 28, 4, 8, 8, 0, 0, 255);
 
 849         /* Yellow box for texture swaps
 
 851         if (dev_priv->sarea_priv->perf_boxes & I830_BOX_TEXTURE_LOAD)
 
 852                 i830_fill_box(dev, 40, 4, 8, 8, 255, 255, 0);
 
 854         /* Green box if hardware never idles (as far as we can tell)
 
 856         if (!(dev_priv->sarea_priv->perf_boxes & I830_BOX_RING_EMPTY))
 
 857                 i830_fill_box(dev, 64, 4, 8, 8, 0, 255, 0);
 
 859         /* Draw bars indicating number of buffers allocated
 
 860          * (not a great measure, easily confused)
 
 862         if (dev_priv->dma_used) {
 
 863                 int bar = dev_priv->dma_used / 10240;
 
 868                 i830_fill_box(dev, 4, 16, bar, 4, 196, 128, 128);
 
 869                 dev_priv->dma_used = 0;
 
 872         dev_priv->sarea_priv->perf_boxes = 0;
 
 875 static void i830_dma_dispatch_clear(struct drm_device * dev, int flags,
 
 876                                     unsigned int clear_color,
 
 877                                     unsigned int clear_zval,
 
 878                                     unsigned int clear_depthmask)
 
 880         drm_i830_private_t *dev_priv = dev->dev_private;
 
 881         drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 882         int nbox = sarea_priv->nbox;
 
 883         struct drm_clip_rect *pbox = sarea_priv->boxes;
 
 884         int pitch = dev_priv->pitch;
 
 885         int cpp = dev_priv->cpp;
 
 887         unsigned int BR13, CMD, D_CMD;
 
 890         if (dev_priv->current_page == 1) {
 
 891                 unsigned int tmp = flags;
 
 893                 flags &= ~(I830_FRONT | I830_BACK);
 
 894                 if (tmp & I830_FRONT)
 
 900         i830_kernel_lost_context(dev);
 
 904                 BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
 
 905                 D_CMD = CMD = XY_COLOR_BLT_CMD;
 
 908                 BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24) | (1 << 25);
 
 909                 CMD = (XY_COLOR_BLT_CMD | XY_COLOR_BLT_WRITE_ALPHA |
 
 910                        XY_COLOR_BLT_WRITE_RGB);
 
 911                 D_CMD = XY_COLOR_BLT_CMD;
 
 912                 if (clear_depthmask & 0x00ffffff)
 
 913                         D_CMD |= XY_COLOR_BLT_WRITE_RGB;
 
 914                 if (clear_depthmask & 0xff000000)
 
 915                         D_CMD |= XY_COLOR_BLT_WRITE_ALPHA;
 
 918                 BR13 = (0xF0 << 16) | (pitch * cpp) | (1 << 24);
 
 919                 D_CMD = CMD = XY_COLOR_BLT_CMD;
 
 923         if (nbox > I830_NR_SAREA_CLIPRECTS)
 
 924                 nbox = I830_NR_SAREA_CLIPRECTS;
 
 926         for (i = 0; i < nbox; i++, pbox++) {
 
 927                 if (pbox->x1 > pbox->x2 ||
 
 928                     pbox->y1 > pbox->y2 ||
 
 929                     pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
 
 932                 if (flags & I830_FRONT) {
 
 933                         DRM_DEBUG("clear front\n");
 
 937                         OUT_RING((pbox->y1 << 16) | pbox->x1);
 
 938                         OUT_RING((pbox->y2 << 16) | pbox->x2);
 
 939                         OUT_RING(dev_priv->front_offset);
 
 940                         OUT_RING(clear_color);
 
 944                 if (flags & I830_BACK) {
 
 945                         DRM_DEBUG("clear back\n");
 
 949                         OUT_RING((pbox->y1 << 16) | pbox->x1);
 
 950                         OUT_RING((pbox->y2 << 16) | pbox->x2);
 
 951                         OUT_RING(dev_priv->back_offset);
 
 952                         OUT_RING(clear_color);
 
 956                 if (flags & I830_DEPTH) {
 
 957                         DRM_DEBUG("clear depth\n");
 
 961                         OUT_RING((pbox->y1 << 16) | pbox->x1);
 
 962                         OUT_RING((pbox->y2 << 16) | pbox->x2);
 
 963                         OUT_RING(dev_priv->depth_offset);
 
 964                         OUT_RING(clear_zval);
 
 970 static void i830_dma_dispatch_swap(struct drm_device * dev)
 
 972         drm_i830_private_t *dev_priv = dev->dev_private;
 
 973         drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
 974         int nbox = sarea_priv->nbox;
 
 975         struct drm_clip_rect *pbox = sarea_priv->boxes;
 
 976         int pitch = dev_priv->pitch;
 
 977         int cpp = dev_priv->cpp;
 
 979         unsigned int CMD, BR13;
 
 982         DRM_DEBUG("swapbuffers\n");
 
 984         i830_kernel_lost_context(dev);
 
 986         if (dev_priv->do_boxes)
 
 987                 i830_cp_performance_boxes(dev);
 
 991                 BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
 
 992                 CMD = XY_SRC_COPY_BLT_CMD;
 
 995                 BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24) | (1 << 25);
 
 996                 CMD = (XY_SRC_COPY_BLT_CMD | XY_SRC_COPY_BLT_WRITE_ALPHA |
 
 997                        XY_SRC_COPY_BLT_WRITE_RGB);
 
1000                 BR13 = (pitch * cpp) | (0xCC << 16) | (1 << 24);
 
1001                 CMD = XY_SRC_COPY_BLT_CMD;
 
1005         if (nbox > I830_NR_SAREA_CLIPRECTS)
 
1006                 nbox = I830_NR_SAREA_CLIPRECTS;
 
1008         for (i = 0; i < nbox; i++, pbox++) {
 
1009                 if (pbox->x1 > pbox->x2 ||
 
1010                     pbox->y1 > pbox->y2 ||
 
1011                     pbox->x2 > dev_priv->w || pbox->y2 > dev_priv->h)
 
1014                 DRM_DEBUG("dispatch swap %d,%d-%d,%d!\n",
 
1015                           pbox->x1, pbox->y1, pbox->x2, pbox->y2);
 
1020                 OUT_RING((pbox->y1 << 16) | pbox->x1);
 
1021                 OUT_RING((pbox->y2 << 16) | pbox->x2);
 
1023                 if (dev_priv->current_page == 0)
 
1024                         OUT_RING(dev_priv->front_offset);
 
1026                         OUT_RING(dev_priv->back_offset);
 
1028                 OUT_RING((pbox->y1 << 16) | pbox->x1);
 
1029                 OUT_RING(BR13 & 0xffff);
 
1031                 if (dev_priv->current_page == 0)
 
1032                         OUT_RING(dev_priv->back_offset);
 
1034                         OUT_RING(dev_priv->front_offset);
 
1040 static void i830_dma_dispatch_flip(struct drm_device * dev)
 
1042         drm_i830_private_t *dev_priv = dev->dev_private;
 
1045         DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
 
1047                   dev_priv->current_page,
 
1048                   dev_priv->sarea_priv->pf_current_page);
 
1050         i830_kernel_lost_context(dev);
 
1052         if (dev_priv->do_boxes) {
 
1053                 dev_priv->sarea_priv->perf_boxes |= I830_BOX_FLIP;
 
1054                 i830_cp_performance_boxes(dev);
 
1058         OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
 
1063         OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
 
1065         if (dev_priv->current_page == 0) {
 
1066                 OUT_RING(dev_priv->back_offset);
 
1067                 dev_priv->current_page = 1;
 
1069                 OUT_RING(dev_priv->front_offset);
 
1070                 dev_priv->current_page = 0;
 
1076         OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
 
1080         dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
 
1083 static void i830_dma_dispatch_vertex(struct drm_device * dev,
 
1084                                      struct drm_buf * buf, int discard, int used)
 
1086         drm_i830_private_t *dev_priv = dev->dev_private;
 
1087         drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
1088         drm_i830_sarea_t *sarea_priv = dev_priv->sarea_priv;
 
1089         struct drm_clip_rect *box = sarea_priv->boxes;
 
1090         int nbox = sarea_priv->nbox;
 
1091         unsigned long address = (unsigned long)buf->bus_address;
 
1092         unsigned long start = address - dev->agp->base;
 
1096         i830_kernel_lost_context(dev);
 
1098         if (nbox > I830_NR_SAREA_CLIPRECTS)
 
1099                 nbox = I830_NR_SAREA_CLIPRECTS;
 
1102                 u = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
 
1104                 if (u != I830_BUF_CLIENT) {
 
1105                         DRM_DEBUG("xxxx 2\n");
 
1109         if (used > 4 * 1023)
 
1112         if (sarea_priv->dirty)
 
1115         DRM_DEBUG("dispatch vertex addr 0x%lx, used 0x%x nbox %d\n",
 
1116                   address, used, nbox);
 
1118         dev_priv->counter++;
 
1119         DRM_DEBUG("dispatch counter : %ld\n", dev_priv->counter);
 
1120         DRM_DEBUG("i830_dma_dispatch\n");
 
1121         DRM_DEBUG("start : %lx\n", start);
 
1122         DRM_DEBUG("used : %d\n", used);
 
1123         DRM_DEBUG("start + used - 4 : %ld\n", start + used - 4);
 
1125         if (buf_priv->currently_mapped == I830_BUF_MAPPED) {
 
1126                 u32 *vp = buf_priv->kernel_virtual;
 
1128                 vp[0] = (GFX_OP_PRIMITIVE |
 
1129                          sarea_priv->vertex_prim | ((used / 4) - 2));
 
1131                 if (dev_priv->use_mi_batchbuffer_start) {
 
1132                         vp[used / 4] = MI_BATCH_BUFFER_END;
 
1141                 i830_unmap_buffer(buf);
 
1148                                 OUT_RING(GFX_OP_DRAWRECT_INFO);
 
1149                                 OUT_RING(sarea_priv->
 
1150                                          BufferState[I830_DESTREG_DR1]);
 
1151                                 OUT_RING(box[i].x1 | (box[i].y1 << 16));
 
1152                                 OUT_RING(box[i].x2 | (box[i].y2 << 16));
 
1153                                 OUT_RING(sarea_priv->
 
1154                                          BufferState[I830_DESTREG_DR4]);
 
1159                         if (dev_priv->use_mi_batchbuffer_start) {
 
1161                                 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
 
1162                                 OUT_RING(start | MI_BATCH_NON_SECURE);
 
1166                                 OUT_RING(MI_BATCH_BUFFER);
 
1167                                 OUT_RING(start | MI_BATCH_NON_SECURE);
 
1168                                 OUT_RING(start + used - 4);
 
1173                 } while (++i < nbox);
 
1177                 dev_priv->counter++;
 
1179                 (void)cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
 
1183                 OUT_RING(CMD_STORE_DWORD_IDX);
 
1185                 OUT_RING(dev_priv->counter);
 
1186                 OUT_RING(CMD_STORE_DWORD_IDX);
 
1187                 OUT_RING(buf_priv->my_use_idx);
 
1188                 OUT_RING(I830_BUF_FREE);
 
1189                 OUT_RING(CMD_REPORT_HEAD);
 
1195 static void i830_dma_quiescent(struct drm_device * dev)
 
1197         drm_i830_private_t *dev_priv = dev->dev_private;
 
1200         i830_kernel_lost_context(dev);
 
1203         OUT_RING(INST_PARSER_CLIENT | INST_OP_FLUSH | INST_FLUSH_MAP_CACHE);
 
1204         OUT_RING(CMD_REPORT_HEAD);
 
1209         i830_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
 
1212 static int i830_flush_queue(struct drm_device * dev)
 
1214         drm_i830_private_t *dev_priv = dev->dev_private;
 
1215         struct drm_device_dma *dma = dev->dma;
 
1219         i830_kernel_lost_context(dev);
 
1222         OUT_RING(CMD_REPORT_HEAD);
 
1226         i830_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
 
1228         for (i = 0; i < dma->buf_count; i++) {
 
1229                 struct drm_buf *buf = dma->buflist[i];
 
1230                 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
1232                 int used = cmpxchg(buf_priv->in_use, I830_BUF_HARDWARE,
 
1235                 if (used == I830_BUF_HARDWARE)
 
1236                         DRM_DEBUG("reclaimed from HARDWARE\n");
 
1237                 if (used == I830_BUF_CLIENT)
 
1238                         DRM_DEBUG("still on client\n");
 
1244 /* Must be called with the lock held */
 
1245 static void i830_reclaim_buffers(struct drm_device * dev, struct drm_file *file_priv)
 
1247         struct drm_device_dma *dma = dev->dma;
 
1252         if (!dev->dev_private)
 
1257         i830_flush_queue(dev);
 
1259         for (i = 0; i < dma->buf_count; i++) {
 
1260                 struct drm_buf *buf = dma->buflist[i];
 
1261                 drm_i830_buf_priv_t *buf_priv = buf->dev_private;
 
1263                 if (buf->file_priv == file_priv && buf_priv) {
 
1264                         int used = cmpxchg(buf_priv->in_use, I830_BUF_CLIENT,
 
1267                         if (used == I830_BUF_CLIENT)
 
1268                                 DRM_DEBUG("reclaimed from client\n");
 
1269                         if (buf_priv->currently_mapped == I830_BUF_MAPPED)
 
1270                                 buf_priv->currently_mapped = I830_BUF_UNMAPPED;
 
1275 static int i830_flush_ioctl(struct drm_device *dev, void *data,
 
1276                             struct drm_file *file_priv)
 
1278         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1280         i830_flush_queue(dev);
 
1284 static int i830_dma_vertex(struct drm_device *dev, void *data,
 
1285                            struct drm_file *file_priv)
 
1287         struct drm_device_dma *dma = dev->dma;
 
1288         drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
 
1289         u32 *hw_status = dev_priv->hw_status_page;
 
1290         drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
 
1291             dev_priv->sarea_priv;
 
1292         drm_i830_vertex_t *vertex = data;
 
1294         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1296         DRM_DEBUG("i830 dma vertex, idx %d used %d discard %d\n",
 
1297                   vertex->idx, vertex->used, vertex->discard);
 
1299         if (vertex->idx < 0 || vertex->idx > dma->buf_count)
 
1302         i830_dma_dispatch_vertex(dev,
 
1303                                  dma->buflist[vertex->idx],
 
1304                                  vertex->discard, vertex->used);
 
1306         sarea_priv->last_enqueue = dev_priv->counter - 1;
 
1307         sarea_priv->last_dispatch = (int)hw_status[5];
 
1312 static int i830_clear_bufs(struct drm_device *dev, void *data,
 
1313                            struct drm_file *file_priv)
 
1315         drm_i830_clear_t *clear = data;
 
1317         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1319         /* GH: Someone's doing nasty things... */
 
1320         if (!dev->dev_private) {
 
1324         i830_dma_dispatch_clear(dev, clear->flags,
 
1326                                 clear->clear_depth, clear->clear_depthmask);
 
1330 static int i830_swap_bufs(struct drm_device *dev, void *data,
 
1331                           struct drm_file *file_priv)
 
1333         DRM_DEBUG("i830_swap_bufs\n");
 
1335         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1337         i830_dma_dispatch_swap(dev);
 
1341 /* Not sure why this isn't set all the time:
 
1343 static void i830_do_init_pageflip(struct drm_device * dev)
 
1345         drm_i830_private_t *dev_priv = dev->dev_private;
 
1347         DRM_DEBUG("%s\n", __FUNCTION__);
 
1348         dev_priv->page_flipping = 1;
 
1349         dev_priv->current_page = 0;
 
1350         dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
 
1353 static int i830_do_cleanup_pageflip(struct drm_device * dev)
 
1355         drm_i830_private_t *dev_priv = dev->dev_private;
 
1357         DRM_DEBUG("%s\n", __FUNCTION__);
 
1358         if (dev_priv->current_page != 0)
 
1359                 i830_dma_dispatch_flip(dev);
 
1361         dev_priv->page_flipping = 0;
 
1365 static int i830_flip_bufs(struct drm_device *dev, void *data,
 
1366                           struct drm_file *file_priv)
 
1368         drm_i830_private_t *dev_priv = dev->dev_private;
 
1370         DRM_DEBUG("%s\n", __FUNCTION__);
 
1372         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1374         if (!dev_priv->page_flipping)
 
1375                 i830_do_init_pageflip(dev);
 
1377         i830_dma_dispatch_flip(dev);
 
1381 static int i830_getage(struct drm_device *dev, void *data,
 
1382                        struct drm_file *file_priv)
 
1384         drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
 
1385         u32 *hw_status = dev_priv->hw_status_page;
 
1386         drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
 
1387             dev_priv->sarea_priv;
 
1389         sarea_priv->last_dispatch = (int)hw_status[5];
 
1393 static int i830_getbuf(struct drm_device *dev, void *data,
 
1394                        struct drm_file *file_priv)
 
1397         drm_i830_dma_t *d = data;
 
1398         drm_i830_private_t *dev_priv = (drm_i830_private_t *) dev->dev_private;
 
1399         u32 *hw_status = dev_priv->hw_status_page;
 
1400         drm_i830_sarea_t *sarea_priv = (drm_i830_sarea_t *)
 
1401             dev_priv->sarea_priv;
 
1403         DRM_DEBUG("getbuf\n");
 
1405         LOCK_TEST_WITH_RETURN(dev, file_priv);
 
1409         retcode = i830_dma_get_buffer(dev, d, file_priv);
 
1411         DRM_DEBUG("i830_dma: %d returning %d, granted = %d\n",
 
1412                   task_pid_nr(current), retcode, d->granted);
 
1414         sarea_priv->last_dispatch = (int)hw_status[5];
 
1419 static int i830_copybuf(struct drm_device *dev, void *data,
 
1420                         struct drm_file *file_priv)
 
1422         /* Never copy - 2.4.x doesn't need it */
 
1426 static int i830_docopy(struct drm_device *dev, void *data,
 
1427                        struct drm_file *file_priv)
 
1432 static int i830_getparam(struct drm_device *dev, void *data,
 
1433                          struct drm_file *file_priv)
 
1435         drm_i830_private_t *dev_priv = dev->dev_private;
 
1436         drm_i830_getparam_t *param = data;
 
1440                 DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
 
1444         switch (param->param) {
 
1445         case I830_PARAM_IRQ_ACTIVE:
 
1446                 value = dev->irq_enabled;
 
1452         if (copy_to_user(param->value, &value, sizeof(int))) {
 
1453                 DRM_ERROR("copy_to_user\n");
 
1460 static int i830_setparam(struct drm_device *dev, void *data,
 
1461                          struct drm_file *file_priv)
 
1463         drm_i830_private_t *dev_priv = dev->dev_private;
 
1464         drm_i830_setparam_t *param = data;
 
1467                 DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
 
1471         switch (param->param) {
 
1472         case I830_SETPARAM_USE_MI_BATCHBUFFER_START:
 
1473                 dev_priv->use_mi_batchbuffer_start = param->value;
 
1482 int i830_driver_load(struct drm_device *dev, unsigned long flags)
 
1484         /* i830 has 4 more counters */
 
1486         dev->types[6] = _DRM_STAT_IRQ;
 
1487         dev->types[7] = _DRM_STAT_PRIMARY;
 
1488         dev->types[8] = _DRM_STAT_SECONDARY;
 
1489         dev->types[9] = _DRM_STAT_DMA;
 
1494 void i830_driver_lastclose(struct drm_device * dev)
 
1496         i830_dma_cleanup(dev);
 
1499 void i830_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
 
1501         if (dev->dev_private) {
 
1502                 drm_i830_private_t *dev_priv = dev->dev_private;
 
1503                 if (dev_priv->page_flipping) {
 
1504                         i830_do_cleanup_pageflip(dev);
 
1509 void i830_driver_reclaim_buffers_locked(struct drm_device * dev, struct drm_file *file_priv)
 
1511         i830_reclaim_buffers(dev, file_priv);
 
1514 int i830_driver_dma_quiescent(struct drm_device * dev)
 
1516         i830_dma_quiescent(dev);
 
1520 struct drm_ioctl_desc i830_ioctls[] = {
 
1521         DRM_IOCTL_DEF(DRM_I830_INIT, i830_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
 
1522         DRM_IOCTL_DEF(DRM_I830_VERTEX, i830_dma_vertex, DRM_AUTH),
 
1523         DRM_IOCTL_DEF(DRM_I830_CLEAR, i830_clear_bufs, DRM_AUTH),
 
1524         DRM_IOCTL_DEF(DRM_I830_FLUSH, i830_flush_ioctl, DRM_AUTH),
 
1525         DRM_IOCTL_DEF(DRM_I830_GETAGE, i830_getage, DRM_AUTH),
 
1526         DRM_IOCTL_DEF(DRM_I830_GETBUF, i830_getbuf, DRM_AUTH),
 
1527         DRM_IOCTL_DEF(DRM_I830_SWAP, i830_swap_bufs, DRM_AUTH),
 
1528         DRM_IOCTL_DEF(DRM_I830_COPY, i830_copybuf, DRM_AUTH),
 
1529         DRM_IOCTL_DEF(DRM_I830_DOCOPY, i830_docopy, DRM_AUTH),
 
1530         DRM_IOCTL_DEF(DRM_I830_FLIP, i830_flip_bufs, DRM_AUTH),
 
1531         DRM_IOCTL_DEF(DRM_I830_IRQ_EMIT, i830_irq_emit, DRM_AUTH),
 
1532         DRM_IOCTL_DEF(DRM_I830_IRQ_WAIT, i830_irq_wait, DRM_AUTH),
 
1533         DRM_IOCTL_DEF(DRM_I830_GETPARAM, i830_getparam, DRM_AUTH),
 
1534         DRM_IOCTL_DEF(DRM_I830_SETPARAM, i830_setparam, DRM_AUTH)
 
1537 int i830_max_ioctl = DRM_ARRAY_SIZE(i830_ioctls);
 
1540  * Determine if the device really is AGP or not.
 
1542  * All Intel graphics chipsets are treated as AGP, even if they are really
 
1545  * \param dev   The device to be tested.
 
1548  * A value of 1 is always retured to indictate every i8xx is AGP.
 
1550 int i830_driver_device_is_agp(struct drm_device * dev)