3 * Copyright IBM Corporation 2001, 2005, 2006
4 * Copyright Dave Engebretsen & Todd Inglett 2001
5 * Copyright Linas Vepstas 2005, 2006
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
24 #include <linux/delay.h>
25 #include <linux/init.h>
26 #include <linux/list.h>
27 #include <linux/pci.h>
28 #include <linux/proc_fs.h>
29 #include <linux/rbtree.h>
30 #include <linux/seq_file.h>
31 #include <linux/spinlock.h>
32 #include <asm/atomic.h>
34 #include <asm/eeh_event.h>
36 #include <asm/machdep.h>
37 #include <asm/ppc-pci.h>
43 * EEH, or "Extended Error Handling" is a PCI bridge technology for
44 * dealing with PCI bus errors that can't be dealt with within the
45 * usual PCI framework, except by check-stopping the CPU. Systems
46 * that are designed for high-availability/reliability cannot afford
47 * to crash due to a "mere" PCI error, thus the need for EEH.
48 * An EEH-capable bridge operates by converting a detected error
49 * into a "slot freeze", taking the PCI adapter off-line, making
50 * the slot behave, from the OS'es point of view, as if the slot
51 * were "empty": all reads return 0xff's and all writes are silently
52 * ignored. EEH slot isolation events can be triggered by parity
53 * errors on the address or data busses (e.g. during posted writes),
54 * which in turn might be caused by low voltage on the bus, dust,
55 * vibration, humidity, radioactivity or plain-old failed hardware.
57 * Note, however, that one of the leading causes of EEH slot
58 * freeze events are buggy device drivers, buggy device microcode,
59 * or buggy device hardware. This is because any attempt by the
60 * device to bus-master data to a memory address that is not
61 * assigned to the device will trigger a slot freeze. (The idea
62 * is to prevent devices-gone-wild from corrupting system memory).
63 * Buggy hardware/drivers will have a miserable time co-existing
66 * Ideally, a PCI device driver, when suspecting that an isolation
67 * event has occured (e.g. by reading 0xff's), will then ask EEH
68 * whether this is the case, and then take appropriate steps to
69 * reset the PCI slot, the PCI device, and then resume operations.
70 * However, until that day, the checking is done here, with the
71 * eeh_check_failure() routine embedded in the MMIO macros. If
72 * the slot is found to be isolated, an "EEH Event" is synthesized
73 * and sent out for processing.
76 /* If a device driver keeps reading an MMIO register in an interrupt
77 * handler after a slot isolation event has occurred, we assume it
78 * is broken and panic. This sets the threshold for how many read
79 * attempts we allow before panicking.
81 #define EEH_MAX_FAILS 2100000
83 /* Time to wait for a PCI slot to report status, in milliseconds */
84 #define PCI_BUS_RESET_WAIT_MSEC (60*1000)
87 static int ibm_set_eeh_option;
88 static int ibm_set_slot_reset;
89 static int ibm_read_slot_reset_state;
90 static int ibm_read_slot_reset_state2;
91 static int ibm_slot_error_detail;
92 static int ibm_get_config_addr_info;
93 static int ibm_get_config_addr_info2;
94 static int ibm_configure_bridge;
96 int eeh_subsystem_enabled;
97 EXPORT_SYMBOL(eeh_subsystem_enabled);
99 /* Lock to avoid races due to multiple reports of an error */
100 static DEFINE_SPINLOCK(confirm_error_lock);
102 /* Buffer for reporting slot-error-detail rtas calls. Its here
103 * in BSS, and not dynamically alloced, so that it ends up in
104 * RMO where RTAS can access it.
106 static unsigned char slot_errbuf[RTAS_ERROR_LOG_MAX];
107 static DEFINE_SPINLOCK(slot_errbuf_lock);
108 static int eeh_error_buf_size;
110 /* Buffer for reporting pci register dumps. Its here in BSS, and
111 * not dynamically alloced, so that it ends up in RMO where RTAS
114 #define EEH_PCI_REGS_LOG_LEN 4096
115 static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
117 /* System monitoring statistics */
118 static unsigned long no_device;
119 static unsigned long no_dn;
120 static unsigned long no_cfg_addr;
121 static unsigned long ignored_check;
122 static unsigned long total_mmio_ffs;
123 static unsigned long false_positives;
124 static unsigned long slot_resets;
126 #define IS_BRIDGE(class_code) (((class_code)<<16) == PCI_BASE_CLASS_BRIDGE)
128 /* --------------------------------------------------------------- */
129 /* Below lies the EEH event infrastructure */
131 static void rtas_slot_error_detail(struct pci_dn *pdn, int severity,
132 char *driver_log, size_t loglen)
138 /* Log the error with the rtas logger */
139 spin_lock_irqsave(&slot_errbuf_lock, flags);
140 memset(slot_errbuf, 0, eeh_error_buf_size);
142 /* Use PE configuration address, if present */
143 config_addr = pdn->eeh_config_addr;
144 if (pdn->eeh_pe_config_addr)
145 config_addr = pdn->eeh_pe_config_addr;
147 rc = rtas_call(ibm_slot_error_detail,
148 8, 1, NULL, config_addr,
149 BUID_HI(pdn->phb->buid),
150 BUID_LO(pdn->phb->buid),
151 virt_to_phys(driver_log), loglen,
152 virt_to_phys(slot_errbuf),
157 log_error(slot_errbuf, ERR_TYPE_RTAS_LOG, 0);
158 spin_unlock_irqrestore(&slot_errbuf_lock, flags);
162 * gather_pci_data - copy assorted PCI config space registers to buff
163 * @pdn: device to report data for
164 * @buf: point to buffer in which to log
165 * @len: amount of room in buffer
167 * This routine captures assorted PCI configuration space data,
168 * and puts them into a buffer for RTAS error logging.
170 static size_t gather_pci_data(struct pci_dn *pdn, char * buf, size_t len)
176 n += scnprintf(buf+n, len-n, "%s\n", pdn->node->full_name);
177 printk(KERN_WARNING "EEH: of node=%s\n", pdn->node->full_name);
179 rtas_read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
180 n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
181 printk(KERN_WARNING "EEH: PCI device/vendor: %08x\n", cfg);
183 rtas_read_config(pdn, PCI_COMMAND, 4, &cfg);
184 n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
185 printk(KERN_WARNING "EEH: PCI cmd/status register: %08x\n", cfg);
187 /* Dump out the PCI-X command and status regs */
188 cap = pci_find_capability(pdn->pcidev, PCI_CAP_ID_PCIX);
190 rtas_read_config(pdn, cap, 4, &cfg);
191 n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
192 printk(KERN_WARNING "EEH: PCI-X cmd: %08x\n", cfg);
194 rtas_read_config(pdn, cap+4, 4, &cfg);
195 n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
196 printk(KERN_WARNING "EEH: PCI-X status: %08x\n", cfg);
199 /* If PCI-E capable, dump PCI-E cap 10, and the AER */
200 cap = pci_find_capability(pdn->pcidev, PCI_CAP_ID_EXP);
202 n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
204 "EEH: PCI-E capabilities and status follow:\n");
206 for (i=0; i<=8; i++) {
207 rtas_read_config(pdn, cap+4*i, 4, &cfg);
208 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
209 printk(KERN_WARNING "EEH: PCI-E %02x: %08x\n", i, cfg);
212 cap = pci_find_ext_capability(pdn->pcidev,PCI_EXT_CAP_ID_ERR);
214 n += scnprintf(buf+n, len-n, "pci-e AER:\n");
216 "EEH: PCI-E AER capability register set follows:\n");
218 for (i=0; i<14; i++) {
219 rtas_read_config(pdn, cap+4*i, 4, &cfg);
220 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
221 printk(KERN_WARNING "EEH: PCI-E AER %02x: %08x\n", i, cfg);
228 void eeh_slot_error_detail(struct pci_dn *pdn, int severity)
233 rtas_pci_enable(pdn, EEH_THAW_MMIO);
234 loglen = gather_pci_data(pdn, pci_regs_buf, EEH_PCI_REGS_LOG_LEN);
236 rtas_slot_error_detail(pdn, severity, pci_regs_buf, loglen);
240 * read_slot_reset_state - Read the reset state of a device node's slot
241 * @dn: device node to read
242 * @rets: array to return results in
244 static int read_slot_reset_state(struct pci_dn *pdn, int rets[])
249 if (ibm_read_slot_reset_state2 != RTAS_UNKNOWN_SERVICE) {
250 token = ibm_read_slot_reset_state2;
253 token = ibm_read_slot_reset_state;
254 rets[2] = 0; /* fake PE Unavailable info */
258 /* Use PE configuration address, if present */
259 config_addr = pdn->eeh_config_addr;
260 if (pdn->eeh_pe_config_addr)
261 config_addr = pdn->eeh_pe_config_addr;
263 return rtas_call(token, 3, outputs, rets, config_addr,
264 BUID_HI(pdn->phb->buid), BUID_LO(pdn->phb->buid));
268 * eeh_wait_for_slot_status - returns error status of slot
269 * @pdn pci device node
270 * @max_wait_msecs maximum number to millisecs to wait
272 * Return negative value if a permanent error, else return
273 * Partition Endpoint (PE) status value.
275 * If @max_wait_msecs is positive, then this routine will
276 * sleep until a valid status can be obtained, or until
277 * the max allowed wait time is exceeded, in which case
281 eeh_wait_for_slot_status(struct pci_dn *pdn, int max_wait_msecs)
288 rc = read_slot_reset_state(pdn, rets);
290 if (rets[1] == 0) return -1; /* EEH is not supported */
292 if (rets[0] != 5) return rets[0]; /* return actual status */
294 if (rets[2] == 0) return -1; /* permanently unavailable */
296 if (max_wait_msecs <= 0) return -1;
301 "EEH: Firmware returned bad wait value=%d\n", mwait);
303 } else if (mwait > 300*1000) {
305 "EEH: Firmware is taking too long, time=%d\n", mwait);
308 max_wait_msecs -= mwait;
312 printk(KERN_WARNING "EEH: Timed out waiting for slot status\n");
317 * eeh_token_to_phys - convert EEH address token to phys address
318 * @token i/o token, should be address in the form 0xA....
320 static inline unsigned long eeh_token_to_phys(unsigned long token)
325 ptep = find_linux_pte(init_mm.pgd, token);
328 pa = pte_pfn(*ptep) << PAGE_SHIFT;
330 return pa | (token & (PAGE_SIZE-1));
334 * Return the "partitionable endpoint" (pe) under which this device lies
336 struct device_node * find_device_pe(struct device_node *dn)
338 while ((dn->parent) && PCI_DN(dn->parent) &&
339 (PCI_DN(dn->parent)->eeh_mode & EEH_MODE_SUPPORTED)) {
345 /** Mark all devices that are peers of this device as failed.
346 * Mark the device driver too, so that it can see the failure
347 * immediately; this is critical, since some drivers poll
348 * status registers in interrupts ... If a driver is polling,
349 * and the slot is frozen, then the driver can deadlock in
350 * an interrupt context, which is bad.
353 static void __eeh_mark_slot (struct device_node *dn, int mode_flag)
357 /* Mark the pci device driver too */
358 struct pci_dev *dev = PCI_DN(dn)->pcidev;
360 PCI_DN(dn)->eeh_mode |= mode_flag;
362 if (dev && dev->driver)
363 dev->error_state = pci_channel_io_frozen;
366 __eeh_mark_slot (dn->child, mode_flag);
372 void eeh_mark_slot (struct device_node *dn, int mode_flag)
375 dn = find_device_pe (dn);
377 /* Back up one, since config addrs might be shared */
378 if (!pcibios_find_pci_bus(dn) && PCI_DN(dn->parent))
381 PCI_DN(dn)->eeh_mode |= mode_flag;
383 /* Mark the pci device too */
384 dev = PCI_DN(dn)->pcidev;
386 dev->error_state = pci_channel_io_frozen;
388 __eeh_mark_slot (dn->child, mode_flag);
391 static void __eeh_clear_slot (struct device_node *dn, int mode_flag)
395 PCI_DN(dn)->eeh_mode &= ~mode_flag;
396 PCI_DN(dn)->eeh_check_count = 0;
398 __eeh_clear_slot (dn->child, mode_flag);
404 void eeh_clear_slot (struct device_node *dn, int mode_flag)
407 spin_lock_irqsave(&confirm_error_lock, flags);
409 dn = find_device_pe (dn);
411 /* Back up one, since config addrs might be shared */
412 if (!pcibios_find_pci_bus(dn) && PCI_DN(dn->parent))
415 PCI_DN(dn)->eeh_mode &= ~mode_flag;
416 PCI_DN(dn)->eeh_check_count = 0;
417 __eeh_clear_slot (dn->child, mode_flag);
418 spin_unlock_irqrestore(&confirm_error_lock, flags);
422 * eeh_dn_check_failure - check if all 1's data is due to EEH slot freeze
424 * @dev pci device, if known
426 * Check for an EEH failure for the given device node. Call this
427 * routine if the result of a read was all 0xff's and you want to
428 * find out if this is due to an EEH slot freeze. This routine
429 * will query firmware for the EEH status.
431 * Returns 0 if there has not been an EEH error; otherwise returns
432 * a non-zero value and queues up a slot isolation event notification.
434 * It is safe to call this routine in an interrupt context.
436 int eeh_dn_check_failure(struct device_node *dn, struct pci_dev *dev)
446 if (!eeh_subsystem_enabled)
455 /* Access to IO BARs might get this far and still not want checking. */
456 if (!(pdn->eeh_mode & EEH_MODE_SUPPORTED) ||
457 pdn->eeh_mode & EEH_MODE_NOCHECK) {
460 printk ("EEH:ignored check (%x) for %s %s\n",
461 pdn->eeh_mode, pci_name (dev), dn->full_name);
466 if (!pdn->eeh_config_addr && !pdn->eeh_pe_config_addr) {
471 /* If we already have a pending isolation event for this
472 * slot, we know it's bad already, we don't need to check.
473 * Do this checking under a lock; as multiple PCI devices
474 * in one slot might report errors simultaneously, and we
475 * only want one error recovery routine running.
477 spin_lock_irqsave(&confirm_error_lock, flags);
479 if (pdn->eeh_mode & EEH_MODE_ISOLATED) {
480 pdn->eeh_check_count ++;
481 if (pdn->eeh_check_count >= EEH_MAX_FAILS) {
482 printk (KERN_ERR "EEH: Device driver ignored %d bad reads, panicing\n",
483 pdn->eeh_check_count);
487 /* re-read the slot reset state */
488 if (read_slot_reset_state(pdn, rets) != 0)
489 rets[0] = -1; /* reset state unknown */
491 /* If we are here, then we hit an infinite loop. Stop. */
492 panic("EEH: MMIO halt (%d) on device:%s\n", rets[0], pci_name(dev));
498 * Now test for an EEH failure. This is VERY expensive.
499 * Note that the eeh_config_addr may be a parent device
500 * in the case of a device behind a bridge, or it may be
501 * function zero of a multi-function device.
502 * In any case they must share a common PHB.
504 ret = read_slot_reset_state(pdn, rets);
506 /* If the call to firmware failed, punt */
508 printk(KERN_WARNING "EEH: read_slot_reset_state() failed; rc=%d dn=%s\n",
511 pdn->eeh_false_positives ++;
516 /* Note that config-io to empty slots may fail;
517 * they are empty when they don't have children. */
518 if ((rets[0] == 5) && (dn->child == NULL)) {
520 pdn->eeh_false_positives ++;
525 /* If EEH is not supported on this device, punt. */
527 printk(KERN_WARNING "EEH: event on unsupported device, rc=%d dn=%s\n",
530 pdn->eeh_false_positives ++;
535 /* If not the kind of error we know about, punt. */
536 if (rets[0] != 1 && rets[0] != 2 && rets[0] != 4 && rets[0] != 5) {
538 pdn->eeh_false_positives ++;
545 /* Avoid repeated reports of this failure, including problems
546 * with other functions on this device, and functions under
548 eeh_mark_slot (dn, EEH_MODE_ISOLATED);
549 spin_unlock_irqrestore(&confirm_error_lock, flags);
551 eeh_send_failure_event (dn, dev);
553 /* Most EEH events are due to device driver bugs. Having
554 * a stack trace will help the device-driver authors figure
555 * out what happened. So print that out. */
560 spin_unlock_irqrestore(&confirm_error_lock, flags);
564 EXPORT_SYMBOL_GPL(eeh_dn_check_failure);
567 * eeh_check_failure - check if all 1's data is due to EEH slot freeze
568 * @token i/o token, should be address in the form 0xA....
569 * @val value, should be all 1's (XXX why do we need this arg??)
571 * Check for an EEH failure at the given token address. Call this
572 * routine if the result of a read was all 0xff's and you want to
573 * find out if this is due to an EEH slot freeze event. This routine
574 * will query firmware for the EEH status.
576 * Note this routine is safe to call in an interrupt context.
578 unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
582 struct device_node *dn;
584 /* Finding the phys addr + pci device; this is pretty quick. */
585 addr = eeh_token_to_phys((unsigned long __force) token);
586 dev = pci_get_device_by_addr(addr);
592 dn = pci_device_to_OF_node(dev);
593 eeh_dn_check_failure (dn, dev);
599 EXPORT_SYMBOL(eeh_check_failure);
601 /* ------------------------------------------------------------- */
602 /* The code below deals with error recovery */
605 * rtas_pci_enable - enable MMIO or DMA transfers for this slot
606 * @pdn pci device node
610 rtas_pci_enable(struct pci_dn *pdn, int function)
615 /* Use PE configuration address, if present */
616 config_addr = pdn->eeh_config_addr;
617 if (pdn->eeh_pe_config_addr)
618 config_addr = pdn->eeh_pe_config_addr;
620 rc = rtas_call(ibm_set_eeh_option, 4, 1, NULL,
622 BUID_HI(pdn->phb->buid),
623 BUID_LO(pdn->phb->buid),
627 printk(KERN_WARNING "EEH: Unexpected state change %d, err=%d dn=%s\n",
628 function, rc, pdn->node->full_name);
630 rc = eeh_wait_for_slot_status (pdn, PCI_BUS_RESET_WAIT_MSEC);
631 if ((rc == 4) && (function == EEH_THAW_MMIO))
638 * rtas_pci_slot_reset - raises/lowers the pci #RST line
639 * @pdn pci device node
640 * @state: 1/0 to raise/lower the #RST
642 * Clear the EEH-frozen condition on a slot. This routine
643 * asserts the PCI #RST line if the 'state' argument is '1',
644 * and drops the #RST line if 'state is '0'. This routine is
645 * safe to call in an interrupt context.
650 rtas_pci_slot_reset(struct pci_dn *pdn, int state)
658 printk (KERN_WARNING "EEH: in slot reset, device node %s has no phb\n",
659 pdn->node->full_name);
663 /* Use PE configuration address, if present */
664 config_addr = pdn->eeh_config_addr;
665 if (pdn->eeh_pe_config_addr)
666 config_addr = pdn->eeh_pe_config_addr;
668 rc = rtas_call(ibm_set_slot_reset,4,1, NULL,
670 BUID_HI(pdn->phb->buid),
671 BUID_LO(pdn->phb->buid),
674 printk (KERN_WARNING "EEH: Unable to reset the failed slot,"
675 " (%d) #RST=%d dn=%s\n",
676 rc, state, pdn->node->full_name);
680 * pcibios_set_pcie_slot_reset - Set PCI-E reset state
681 * @dev: pci device struct
682 * @state: reset state to enter
687 int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
689 struct device_node *dn = pci_device_to_OF_node(dev);
690 struct pci_dn *pdn = PCI_DN(dn);
693 case pcie_deassert_reset:
694 rtas_pci_slot_reset(pdn, 0);
697 rtas_pci_slot_reset(pdn, 1);
699 case pcie_warm_reset:
700 rtas_pci_slot_reset(pdn, 3);
710 * rtas_set_slot_reset -- assert the pci #RST line for 1/4 second
711 * @pdn: pci device node to be reset.
713 * Return 0 if success, else a non-zero value.
716 static void __rtas_set_slot_reset(struct pci_dn *pdn)
718 rtas_pci_slot_reset (pdn, 1);
720 /* The PCI bus requires that the reset be held high for at least
721 * a 100 milliseconds. We wait a bit longer 'just in case'. */
723 #define PCI_BUS_RST_HOLD_TIME_MSEC 250
724 msleep (PCI_BUS_RST_HOLD_TIME_MSEC);
726 /* We might get hit with another EEH freeze as soon as the
727 * pci slot reset line is dropped. Make sure we don't miss
728 * these, and clear the flag now. */
729 eeh_clear_slot (pdn->node, EEH_MODE_ISOLATED);
731 rtas_pci_slot_reset (pdn, 0);
733 /* After a PCI slot has been reset, the PCI Express spec requires
734 * a 1.5 second idle time for the bus to stabilize, before starting
736 #define PCI_BUS_SETTLE_TIME_MSEC 1800
737 msleep (PCI_BUS_SETTLE_TIME_MSEC);
740 int rtas_set_slot_reset(struct pci_dn *pdn)
744 /* Take three shots at resetting the bus */
745 for (i=0; i<3; i++) {
746 __rtas_set_slot_reset(pdn);
748 rc = eeh_wait_for_slot_status(pdn, PCI_BUS_RESET_WAIT_MSEC);
753 printk (KERN_ERR "EEH: unrecoverable slot failure %s\n",
754 pdn->node->full_name);
757 printk (KERN_ERR "EEH: bus reset %d failed on slot %s\n",
758 i+1, pdn->node->full_name);
764 /* ------------------------------------------------------- */
765 /** Save and restore of PCI BARs
767 * Although firmware will set up BARs during boot, it doesn't
768 * set up device BAR's after a device reset, although it will,
769 * if requested, set up bridge configuration. Thus, we need to
770 * configure the PCI devices ourselves.
774 * __restore_bars - Restore the Base Address Registers
775 * @pdn: pci device node
777 * Loads the PCI configuration space base address registers,
778 * the expansion ROM base address, the latency timer, and etc.
779 * from the saved values in the device node.
781 static inline void __restore_bars (struct pci_dn *pdn)
785 if (NULL==pdn->phb) return;
786 for (i=4; i<10; i++) {
787 rtas_write_config(pdn, i*4, 4, pdn->config_space[i]);
790 /* 12 == Expansion ROM Address */
791 rtas_write_config(pdn, 12*4, 4, pdn->config_space[12]);
793 #define BYTE_SWAP(OFF) (8*((OFF)/4)+3-(OFF))
794 #define SAVED_BYTE(OFF) (((u8 *)(pdn->config_space))[BYTE_SWAP(OFF)])
796 rtas_write_config (pdn, PCI_CACHE_LINE_SIZE, 1,
797 SAVED_BYTE(PCI_CACHE_LINE_SIZE));
799 rtas_write_config (pdn, PCI_LATENCY_TIMER, 1,
800 SAVED_BYTE(PCI_LATENCY_TIMER));
802 /* max latency, min grant, interrupt pin and line */
803 rtas_write_config(pdn, 15*4, 4, pdn->config_space[15]);
807 * eeh_restore_bars - restore the PCI config space info
809 * This routine performs a recursive walk to the children
810 * of this device as well.
812 void eeh_restore_bars(struct pci_dn *pdn)
814 struct device_node *dn;
818 if ((pdn->eeh_mode & EEH_MODE_SUPPORTED) && !IS_BRIDGE(pdn->class_code))
819 __restore_bars (pdn);
821 dn = pdn->node->child;
823 eeh_restore_bars (PCI_DN(dn));
829 * eeh_save_bars - save device bars
831 * Save the values of the device bars. Unlike the restore
832 * routine, this routine is *not* recursive. This is because
833 * PCI devices are added individuallly; but, for the restore,
834 * an entire slot is reset at a time.
836 static void eeh_save_bars(struct pci_dn *pdn)
843 for (i = 0; i < 16; i++)
844 rtas_read_config(pdn, i * 4, 4, &pdn->config_space[i]);
848 rtas_configure_bridge(struct pci_dn *pdn)
853 /* Use PE configuration address, if present */
854 config_addr = pdn->eeh_config_addr;
855 if (pdn->eeh_pe_config_addr)
856 config_addr = pdn->eeh_pe_config_addr;
858 rc = rtas_call(ibm_configure_bridge,3,1, NULL,
860 BUID_HI(pdn->phb->buid),
861 BUID_LO(pdn->phb->buid));
863 printk (KERN_WARNING "EEH: Unable to configure device bridge (%d) for %s\n",
864 rc, pdn->node->full_name);
868 /* ------------------------------------------------------------- */
869 /* The code below deals with enabling EEH for devices during the
870 * early boot sequence. EEH must be enabled before any PCI probing
876 struct eeh_early_enable_info {
877 unsigned int buid_hi;
878 unsigned int buid_lo;
881 static int get_pe_addr (int config_addr,
882 struct eeh_early_enable_info *info)
884 unsigned int rets[3];
887 /* Use latest config-addr token on power6 */
888 if (ibm_get_config_addr_info2 != RTAS_UNKNOWN_SERVICE) {
889 /* Make sure we have a PE in hand */
890 ret = rtas_call (ibm_get_config_addr_info2, 4, 2, rets,
891 config_addr, info->buid_hi, info->buid_lo, 1);
892 if (ret || (rets[0]==0))
895 ret = rtas_call (ibm_get_config_addr_info2, 4, 2, rets,
896 config_addr, info->buid_hi, info->buid_lo, 0);
902 /* Use older config-addr token on power5 */
903 if (ibm_get_config_addr_info != RTAS_UNKNOWN_SERVICE) {
904 ret = rtas_call (ibm_get_config_addr_info, 4, 2, rets,
905 config_addr, info->buid_hi, info->buid_lo, 0);
913 /* Enable eeh for the given device node. */
914 static void *early_enable_eeh(struct device_node *dn, void *data)
916 unsigned int rets[3];
917 struct eeh_early_enable_info *info = data;
919 const char *status = of_get_property(dn, "status", NULL);
920 const u32 *class_code = of_get_property(dn, "class-code", NULL);
921 const u32 *vendor_id = of_get_property(dn, "vendor-id", NULL);
922 const u32 *device_id = of_get_property(dn, "device-id", NULL);
925 struct pci_dn *pdn = PCI_DN(dn);
929 pdn->eeh_check_count = 0;
930 pdn->eeh_freeze_count = 0;
931 pdn->eeh_false_positives = 0;
933 if (status && strcmp(status, "ok") != 0)
934 return NULL; /* ignore devices with bad status */
936 /* Ignore bad nodes. */
937 if (!class_code || !vendor_id || !device_id)
940 /* There is nothing to check on PCI to ISA bridges */
941 if (dn->type && !strcmp(dn->type, "isa")) {
942 pdn->eeh_mode |= EEH_MODE_NOCHECK;
945 pdn->class_code = *class_code;
948 * Now decide if we are going to "Disable" EEH checking
949 * for this device. We still run with the EEH hardware active,
950 * but we won't be checking for ff's. This means a driver
951 * could return bad data (very bad!), an interrupt handler could
952 * hang waiting on status bits that won't change, etc.
953 * But there are a few cases like display devices that make sense.
955 enable = 1; /* i.e. we will do checking */
957 if ((*class_code >> 16) == PCI_BASE_CLASS_DISPLAY)
962 pdn->eeh_mode |= EEH_MODE_NOCHECK;
964 /* Ok... see if this device supports EEH. Some do, some don't,
965 * and the only way to find out is to check each and every one. */
966 regs = of_get_property(dn, "reg", NULL);
968 /* First register entry is addr (00BBSS00) */
969 /* Try to enable eeh */
970 ret = rtas_call(ibm_set_eeh_option, 4, 1, NULL,
971 regs[0], info->buid_hi, info->buid_lo,
976 pdn->eeh_config_addr = regs[0];
978 /* If the newer, better, ibm,get-config-addr-info is supported,
979 * then use that instead. */
980 pdn->eeh_pe_config_addr = get_pe_addr(pdn->eeh_config_addr, info);
982 /* Some older systems (Power4) allow the
983 * ibm,set-eeh-option call to succeed even on nodes
984 * where EEH is not supported. Verify support
986 ret = read_slot_reset_state(pdn, rets);
987 if ((ret == 0) && (rets[1] == 1))
992 eeh_subsystem_enabled = 1;
993 pdn->eeh_mode |= EEH_MODE_SUPPORTED;
996 printk(KERN_DEBUG "EEH: %s: eeh enabled, config=%x pe_config=%x\n",
997 dn->full_name, pdn->eeh_config_addr, pdn->eeh_pe_config_addr);
1001 /* This device doesn't support EEH, but it may have an
1002 * EEH parent, in which case we mark it as supported. */
1003 if (dn->parent && PCI_DN(dn->parent)
1004 && (PCI_DN(dn->parent)->eeh_mode & EEH_MODE_SUPPORTED)) {
1005 /* Parent supports EEH. */
1006 pdn->eeh_mode |= EEH_MODE_SUPPORTED;
1007 pdn->eeh_config_addr = PCI_DN(dn->parent)->eeh_config_addr;
1012 printk(KERN_WARNING "EEH: %s: unable to get reg property.\n",
1021 * Initialize EEH by trying to enable it for all of the adapters in the system.
1022 * As a side effect we can determine here if eeh is supported at all.
1023 * Note that we leave EEH on so failed config cycles won't cause a machine
1024 * check. If a user turns off EEH for a particular adapter they are really
1025 * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
1026 * grant access to a slot if EEH isn't enabled, and so we always enable
1027 * EEH for all slots/all devices.
1029 * The eeh-force-off option disables EEH checking globally, for all slots.
1030 * Even if force-off is set, the EEH hardware is still enabled, so that
1031 * newer systems can boot.
1033 void __init eeh_init(void)
1035 struct device_node *phb, *np;
1036 struct eeh_early_enable_info info;
1038 spin_lock_init(&confirm_error_lock);
1039 spin_lock_init(&slot_errbuf_lock);
1041 np = of_find_node_by_path("/rtas");
1045 ibm_set_eeh_option = rtas_token("ibm,set-eeh-option");
1046 ibm_set_slot_reset = rtas_token("ibm,set-slot-reset");
1047 ibm_read_slot_reset_state2 = rtas_token("ibm,read-slot-reset-state2");
1048 ibm_read_slot_reset_state = rtas_token("ibm,read-slot-reset-state");
1049 ibm_slot_error_detail = rtas_token("ibm,slot-error-detail");
1050 ibm_get_config_addr_info = rtas_token("ibm,get-config-addr-info");
1051 ibm_get_config_addr_info2 = rtas_token("ibm,get-config-addr-info2");
1052 ibm_configure_bridge = rtas_token ("ibm,configure-bridge");
1054 if (ibm_set_eeh_option == RTAS_UNKNOWN_SERVICE)
1057 eeh_error_buf_size = rtas_token("rtas-error-log-max");
1058 if (eeh_error_buf_size == RTAS_UNKNOWN_SERVICE) {
1059 eeh_error_buf_size = 1024;
1061 if (eeh_error_buf_size > RTAS_ERROR_LOG_MAX) {
1062 printk(KERN_WARNING "EEH: rtas-error-log-max is bigger than allocated "
1063 "buffer ! (%d vs %d)", eeh_error_buf_size, RTAS_ERROR_LOG_MAX);
1064 eeh_error_buf_size = RTAS_ERROR_LOG_MAX;
1067 /* Enable EEH for all adapters. Note that eeh requires buid's */
1068 for (phb = of_find_node_by_name(NULL, "pci"); phb;
1069 phb = of_find_node_by_name(phb, "pci")) {
1072 buid = get_phb_buid(phb);
1073 if (buid == 0 || PCI_DN(phb) == NULL)
1076 info.buid_lo = BUID_LO(buid);
1077 info.buid_hi = BUID_HI(buid);
1078 traverse_pci_devices(phb, early_enable_eeh, &info);
1081 if (eeh_subsystem_enabled)
1082 printk(KERN_INFO "EEH: PCI Enhanced I/O Error Handling Enabled\n");
1084 printk(KERN_WARNING "EEH: No capable adapters found\n");
1088 * eeh_add_device_early - enable EEH for the indicated device_node
1089 * @dn: device node for which to set up EEH
1091 * This routine must be used to perform EEH initialization for PCI
1092 * devices that were added after system boot (e.g. hotplug, dlpar).
1093 * This routine must be called before any i/o is performed to the
1094 * adapter (inluding any config-space i/o).
1095 * Whether this actually enables EEH or not for this device depends
1096 * on the CEC architecture, type of the device, on earlier boot
1097 * command-line arguments & etc.
1099 static void eeh_add_device_early(struct device_node *dn)
1101 struct pci_controller *phb;
1102 struct eeh_early_enable_info info;
1104 if (!dn || !PCI_DN(dn))
1106 phb = PCI_DN(dn)->phb;
1108 /* USB Bus children of PCI devices will not have BUID's */
1109 if (NULL == phb || 0 == phb->buid)
1112 info.buid_hi = BUID_HI(phb->buid);
1113 info.buid_lo = BUID_LO(phb->buid);
1114 early_enable_eeh(dn, &info);
1117 void eeh_add_device_tree_early(struct device_node *dn)
1119 struct device_node *sib;
1120 for (sib = dn->child; sib; sib = sib->sibling)
1121 eeh_add_device_tree_early(sib);
1122 eeh_add_device_early(dn);
1124 EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
1127 * eeh_add_device_late - perform EEH initialization for the indicated pci device
1128 * @dev: pci device for which to set up EEH
1130 * This routine must be used to complete EEH initialization for PCI
1131 * devices that were added after system boot (e.g. hotplug, dlpar).
1133 static void eeh_add_device_late(struct pci_dev *dev)
1135 struct device_node *dn;
1138 if (!dev || !eeh_subsystem_enabled)
1142 printk(KERN_DEBUG "EEH: adding device %s\n", pci_name(dev));
1146 dn = pci_device_to_OF_node(dev);
1150 pci_addr_cache_insert_device(dev);
1151 eeh_sysfs_add_device(dev);
1154 void eeh_add_device_tree_late(struct pci_bus *bus)
1156 struct pci_dev *dev;
1158 list_for_each_entry(dev, &bus->devices, bus_list) {
1159 eeh_add_device_late(dev);
1160 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1161 struct pci_bus *subbus = dev->subordinate;
1163 eeh_add_device_tree_late(subbus);
1167 EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
1170 * eeh_remove_device - undo EEH setup for the indicated pci device
1171 * @dev: pci device to be removed
1173 * This routine should be called when a device is removed from
1174 * a running system (e.g. by hotplug or dlpar). It unregisters
1175 * the PCI device from the EEH subsystem. I/O errors affecting
1176 * this device will no longer be detected after this call; thus,
1177 * i/o errors affecting this slot may leave this device unusable.
1179 static void eeh_remove_device(struct pci_dev *dev)
1181 struct device_node *dn;
1182 if (!dev || !eeh_subsystem_enabled)
1185 /* Unregister the device with the EEH/PCI address search system */
1187 printk(KERN_DEBUG "EEH: remove device %s\n", pci_name(dev));
1189 pci_addr_cache_remove_device(dev);
1190 eeh_sysfs_remove_device(dev);
1192 dn = pci_device_to_OF_node(dev);
1193 if (PCI_DN(dn)->pcidev) {
1194 PCI_DN(dn)->pcidev = NULL;
1199 void eeh_remove_bus_device(struct pci_dev *dev)
1201 struct pci_bus *bus = dev->subordinate;
1202 struct pci_dev *child, *tmp;
1204 eeh_remove_device(dev);
1206 if (bus && dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1207 list_for_each_entry_safe(child, tmp, &bus->devices, bus_list)
1208 eeh_remove_bus_device(child);
1211 EXPORT_SYMBOL_GPL(eeh_remove_bus_device);
1213 static int proc_eeh_show(struct seq_file *m, void *v)
1215 if (0 == eeh_subsystem_enabled) {
1216 seq_printf(m, "EEH Subsystem is globally disabled\n");
1217 seq_printf(m, "eeh_total_mmio_ffs=%ld\n", total_mmio_ffs);
1219 seq_printf(m, "EEH Subsystem is enabled\n");
1222 "no device node=%ld\n"
1223 "no config address=%ld\n"
1224 "check not wanted=%ld\n"
1225 "eeh_total_mmio_ffs=%ld\n"
1226 "eeh_false_positives=%ld\n"
1227 "eeh_slot_resets=%ld\n",
1228 no_device, no_dn, no_cfg_addr,
1229 ignored_check, total_mmio_ffs,
1237 static int proc_eeh_open(struct inode *inode, struct file *file)
1239 return single_open(file, proc_eeh_show, NULL);
1242 static const struct file_operations proc_eeh_operations = {
1243 .open = proc_eeh_open,
1245 .llseek = seq_lseek,
1246 .release = single_release,
1249 static int __init eeh_init_proc(void)
1251 struct proc_dir_entry *e;
1253 if (machine_is(pseries)) {
1254 e = create_proc_entry("ppc64/eeh", 0, NULL);
1256 e->proc_fops = &proc_eeh_operations;
1261 __initcall(eeh_init_proc);