2 * MPC8323E EMDS Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
11 * To enable external serial I/O on a Freescale MPC 8323 SYS/MDS board, do
14 * 1) On chip U61, lift (disconnect) pins 21 (TXD) and 22 (RXD) from the board.
15 * 2) Solder a wire from U61-21 to P19A-23. P19 is a grid of pins on the board
16 * next to the serial ports.
17 * 3) Solder a wire from U61-22 to P19K-22.
19 * Note that there's a typo in the schematic. The board labels the last column
20 * of pins "P19K", but in the schematic, that column is called "P19J". So if
21 * you're going by the schematic, the pin is called "P19J-K22".
27 model = "MPC8323EMDS";
28 compatible = "MPC8323EMDS", "MPC832xMDS", "MPC83xxMDS";
47 d-cache-line-size = <32>; // 32 bytes
48 i-cache-line-size = <32>; // 32 bytes
49 d-cache-size = <16384>; // L1, 16K
50 i-cache-size = <16384>; // L1, 16K
51 timebase-frequency = <0>;
53 clock-frequency = <0>;
58 device_type = "memory";
59 reg = <0x00000000 0x08000000>;
63 device_type = "board-control";
64 reg = <0xf8000000 0x8000>;
71 ranges = <0x0 0xe0000000 0x00100000>;
72 reg = <0xe0000000 0x00000200>;
73 bus-frequency = <132000000>;
76 device_type = "watchdog";
77 compatible = "mpc83xx_wdt";
85 compatible = "fsl-i2c";
87 interrupts = <14 0x8>;
88 interrupt-parent = <&ipic>;
92 compatible = "dallas,ds1374";
97 serial0: serial@4500 {
99 device_type = "serial";
100 compatible = "ns16550";
101 reg = <0x4500 0x100>;
102 clock-frequency = <0>;
103 interrupts = <9 0x8>;
104 interrupt-parent = <&ipic>;
107 serial1: serial@4600 {
109 device_type = "serial";
110 compatible = "ns16550";
111 reg = <0x4600 0x100>;
112 clock-frequency = <0>;
113 interrupts = <10 0x8>;
114 interrupt-parent = <&ipic>;
118 #address-cells = <1>;
120 compatible = "fsl,mpc8323-dma", "fsl,elo-dma";
122 ranges = <0 0x8100 0x1a8>;
123 interrupt-parent = <&ipic>;
127 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
129 interrupt-parent = <&ipic>;
133 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
135 interrupt-parent = <&ipic>;
139 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
141 interrupt-parent = <&ipic>;
145 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
147 interrupt-parent = <&ipic>;
153 device_type = "crypto";
155 compatible = "talitos";
156 reg = <0x30000 0x7000>;
157 interrupts = <11 0x8>;
158 interrupt-parent = <&ipic>;
161 channel-fifo-len = <24>;
162 exec-units-mask = <0x0000004c>;
163 descriptor-types-mask = <0x0122003f>;
167 interrupt-controller;
168 #address-cells = <0>;
169 #interrupt-cells = <2>;
171 device_type = "ipic";
175 reg = <0x1400 0x100>;
176 device_type = "par_io";
181 /* port pin dir open_drain assignment has_irq */
182 3 4 3 0 2 0 /* MDIO */
183 3 5 1 0 2 0 /* MDC */
184 0 13 2 0 1 0 /* RX_CLK (CLK9) */
185 3 24 2 0 1 0 /* TX_CLK (CLK10) */
186 1 0 1 0 1 0 /* TxD0 */
187 1 1 1 0 1 0 /* TxD1 */
188 1 2 1 0 1 0 /* TxD2 */
189 1 3 1 0 1 0 /* TxD3 */
190 1 4 2 0 1 0 /* RxD0 */
191 1 5 2 0 1 0 /* RxD1 */
192 1 6 2 0 1 0 /* RxD2 */
193 1 7 2 0 1 0 /* RxD3 */
194 1 8 2 0 1 0 /* RX_ER */
195 1 9 1 0 1 0 /* TX_ER */
196 1 10 2 0 1 0 /* RX_DV */
197 1 11 2 0 1 0 /* COL */
198 1 12 1 0 1 0 /* TX_EN */
199 1 13 2 0 1 0>; /* CRS */
203 /* port pin dir open_drain assignment has_irq */
204 3 31 2 0 1 0 /* RX_CLK (CLK7) */
205 3 6 2 0 1 0 /* TX_CLK (CLK8) */
206 1 18 1 0 1 0 /* TxD0 */
207 1 19 1 0 1 0 /* TxD1 */
208 1 20 1 0 1 0 /* TxD2 */
209 1 21 1 0 1 0 /* TxD3 */
210 1 22 2 0 1 0 /* RxD0 */
211 1 23 2 0 1 0 /* RxD1 */
212 1 24 2 0 1 0 /* RxD2 */
213 1 25 2 0 1 0 /* RxD3 */
214 1 26 2 0 1 0 /* RX_ER */
215 1 27 1 0 1 0 /* TX_ER */
216 1 28 2 0 1 0 /* RX_DV */
217 1 29 2 0 1 0 /* COL */
218 1 30 1 0 1 0 /* TX_EN */
219 1 31 2 0 1 0>; /* CRS */
225 * port pin dir drain sel irq
227 2 0 1 0 2 0 /* TxD5 */
228 2 8 2 0 2 0 /* RxD5 */
230 2 29 2 0 0 0 /* CTS5 */
231 2 31 1 0 2 0 /* RTS5 */
233 2 24 2 0 0 0 /* CD */
242 #address-cells = <1>;
245 compatible = "fsl,qe";
246 ranges = <0x0 0xe0100000 0x00100000>;
247 reg = <0xe0100000 0x480>;
249 bus-frequency = <198000000>;
252 #address-cells = <1>;
254 compatible = "fsl,qe-muram", "fsl,cpm-muram";
255 ranges = <0x0 0x00010000 0x00004000>;
258 compatible = "fsl,qe-muram-data",
259 "fsl,cpm-muram-data";
266 compatible = "fsl,spi";
269 interrupt-parent = <&qeic>;
275 compatible = "fsl,spi";
278 interrupt-parent = <&qeic>;
283 compatible = "qe_udc";
284 reg = <0x6c0 0x40 0x8b00 0x100>;
286 interrupt-parent = <&qeic>;
291 device_type = "network";
292 compatible = "ucc_geth";
294 reg = <0x2200 0x200>;
296 interrupt-parent = <&qeic>;
297 local-mac-address = [ 00 00 00 00 00 00 ];
298 rx-clock-name = "clk9";
299 tx-clock-name = "clk10";
300 phy-handle = <&phy3>;
301 pio-handle = <&pio3>;
305 device_type = "network";
306 compatible = "ucc_geth";
308 reg = <0x3200 0x200>;
310 interrupt-parent = <&qeic>;
311 local-mac-address = [ 00 00 00 00 00 00 ];
312 rx-clock-name = "clk7";
313 tx-clock-name = "clk8";
314 phy-handle = <&phy4>;
315 pio-handle = <&pio4>;
319 device_type = "serial";
320 compatible = "ucc_uart";
321 cell-index = <5>; /* The UCC number, 1-7*/
322 port-number = <0>; /* Which ttyQEx device */
323 soft-uart; /* We need Soft-UART */
324 reg = <0x2400 0x200>;
325 interrupts = <40>; /* From Table 18-12 */
326 interrupt-parent = < &qeic >;
328 * For Soft-UART, we need to set TX to 1X, which
329 * means specifying separate clock sources.
331 rx-clock-name = "brg5";
332 tx-clock-name = "brg6";
333 pio-handle = < &pio5 >;
338 #address-cells = <1>;
341 compatible = "fsl,ucc-mdio";
343 phy3: ethernet-phy@03 {
344 interrupt-parent = <&ipic>;
345 interrupts = <17 0x8>;
347 device_type = "ethernet-phy";
349 phy4: ethernet-phy@04 {
350 interrupt-parent = <&ipic>;
351 interrupts = <18 0x8>;
353 device_type = "ethernet-phy";
357 qeic: interrupt-controller@80 {
358 interrupt-controller;
359 compatible = "fsl,qe-ic";
360 #address-cells = <0>;
361 #interrupt-cells = <1>;
364 interrupts = <32 0x8 33 0x8>; //high:32 low:33
365 interrupt-parent = <&ipic>;
371 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
373 /* IDSEL 0x11 AD17 */
374 0x8800 0x0 0x0 0x1 &ipic 20 0x8
375 0x8800 0x0 0x0 0x2 &ipic 21 0x8
376 0x8800 0x0 0x0 0x3 &ipic 22 0x8
377 0x8800 0x0 0x0 0x4 &ipic 23 0x8
379 /* IDSEL 0x12 AD18 */
380 0x9000 0x0 0x0 0x1 &ipic 22 0x8
381 0x9000 0x0 0x0 0x2 &ipic 23 0x8
382 0x9000 0x0 0x0 0x3 &ipic 20 0x8
383 0x9000 0x0 0x0 0x4 &ipic 21 0x8
385 /* IDSEL 0x13 AD19 */
386 0x9800 0x0 0x0 0x1 &ipic 23 0x8
387 0x9800 0x0 0x0 0x2 &ipic 20 0x8
388 0x9800 0x0 0x0 0x3 &ipic 21 0x8
389 0x9800 0x0 0x0 0x4 &ipic 22 0x8
392 0xa800 0x0 0x0 0x1 &ipic 20 0x8
393 0xa800 0x0 0x0 0x2 &ipic 21 0x8
394 0xa800 0x0 0x0 0x3 &ipic 22 0x8
395 0xa800 0x0 0x0 0x4 &ipic 23 0x8
398 0xb000 0x0 0x0 0x1 &ipic 23 0x8
399 0xb000 0x0 0x0 0x2 &ipic 20 0x8
400 0xb000 0x0 0x0 0x3 &ipic 21 0x8
401 0xb000 0x0 0x0 0x4 &ipic 22 0x8
404 0xb800 0x0 0x0 0x1 &ipic 22 0x8
405 0xb800 0x0 0x0 0x2 &ipic 23 0x8
406 0xb800 0x0 0x0 0x3 &ipic 20 0x8
407 0xb800 0x0 0x0 0x4 &ipic 21 0x8
410 0xc000 0x0 0x0 0x1 &ipic 21 0x8
411 0xc000 0x0 0x0 0x2 &ipic 22 0x8
412 0xc000 0x0 0x0 0x3 &ipic 23 0x8
413 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
414 interrupt-parent = <&ipic>;
415 interrupts = <66 0x8>;
416 bus-range = <0x0 0x0>;
417 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
418 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
419 0x01000000 0x0 0x00000000 0xd0000000 0x0 0x00100000>;
420 clock-frequency = <0>;
421 #interrupt-cells = <1>;
423 #address-cells = <3>;
424 reg = <0xe0008500 0x100>;
425 compatible = "fsl,mpc8349-pci";