1 /* linux/arch/arm/mach-s3c2410/sleep.S
3 * Copyright (c) 2004 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2410 Power Manager (Suspend-To-RAM) support
8 * Based on PXA/SA1100 sleep code by:
9 * Nicolas Pitre, (c) 2002 Monta Vista Software Inc
10 * Cliff Brake, (c) 2001
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
27 #include <linux/config.h>
28 #include <linux/linkage.h>
29 #include <asm/assembler.h>
30 #include <asm/hardware.h>
31 #include <asm/arch/map.h>
33 #include <asm/arch/regs-gpio.h>
34 #include <asm/arch/regs-clock.h>
35 #include <asm/arch/regs-mem.h>
36 #include <asm/arch/regs-serial.h>
38 /* CONFIG_DEBUG_RESUME is dangerous if your bootloader does not
39 * reset the UART configuration, only enable if you really need this!
41 //#define CONFIG_DEBUG_RESUME
45 /* s3c2410_cpu_suspend
47 * put the cpu into sleep mode
50 * r0 = sleep save block
53 ENTRY(s3c2410_cpu_suspend)
54 stmfd sp!, { r4 - r12, lr }
56 @@ store co-processor registers
58 mrc p15, 0, r4, c15, c1, 0 @ CP access register
59 mrc p15, 0, r5, c13, c0, 0 @ PID
60 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
61 mrc p15, 0, r7, c2, c0, 0 @ translation table base address
62 mrc p15, 0, r8, c2, c0, 0 @ auxiliary control register
63 mrc p15, 0, r9, c1, c0, 0 @ control register
65 stmia r0, { r4 - r13 }
67 @@ flush the caches to ensure everything is back out to
68 @@ SDRAM before the core powers down
70 bl arm920_flush_kern_cache_all
72 @@ prepare cpu to sleep
74 ldr r4, =S3C2410_REFRESH
75 ldr r5, =S3C2410_MISCCR
76 ldr r6, =S3C2410_CLKCON
77 ldr r7, [ r4 ] @ get REFRESH (and ensure in TLB)
78 ldr r8, [ r5 ] @ get MISCCR (and ensure in TLB)
79 ldr r9, [ r6 ] @ get CLKCON (and ensure in TLB)
81 orr r7, r7, #S3C2410_REFRESH_SELF @ SDRAM sleep command
82 orr r8, r8, #S3C2410_MISCCR_SDSLEEP @ SDRAM power-down signals
83 orr r9, r9, #S3C2410_CLKCON_POWER @ power down command
85 teq pc, #0 @ first as a trial-run to load cache
87 teq r0, r0 @ now do it for real
90 @@ align next bit of code to cache line
93 streq r7, [ r4 ] @ SDRAM sleep command
94 streq r8, [ r5 ] @ SDRAM power-down config
95 streq r9, [ r6 ] @ CPU sleep
99 @@ return to the caller, after having the MMU
100 @@ turned on, this restores the last bits from the
103 ldmfd sp!, { r4 - r12, pc }
107 @@ the next bits sit in the .data segment, even though they
108 @@ happen to be code... the s3c2410_sleep_save_phys needs to be
109 @@ accessed by the resume code before it can restore the MMU.
110 @@ This means that the variable has to be close enough for the
111 @@ code to read it... since the .text segment needs to be RO,
112 @@ the data segment can be the only place to put this code.
116 .global s3c2410_sleep_save_phys
117 s3c2410_sleep_save_phys:
120 /* s3c2410_cpu_resume
122 * resume code entry for bootloader to call
124 * we must put this code here in the data segment as we have no
125 * other way of restoring the stack pointer after sleep, and we
126 * must not write to the code segment (code is read-only)
129 ENTRY(s3c2410_cpu_resume)
130 mov r0, #PSR_I_BIT | PSR_F_BIT | MODE_SVC
133 @@ load UART to allow us to print the two characters for
136 mov r2, #S3C24XX_PA_UART & 0xff000000
137 orr r2, r2, #S3C24XX_PA_UART & 0xff000
140 /* SMDK2440 LED set */
141 mov r14, #S3C24XX_PA_GPIO
142 ldr r12, [ r14, #0x54 ]
145 str r12, [ r14, #0x54 ]
148 #ifdef CONFIG_DEBUG_RESUME
150 strb r3, [ r2, #S3C2410_UTXH ]
152 ldrb r14, [ r3, #S3C2410_UTRSTAT ]
153 tst r14, #S3C2410_UTRSTAT_TXE
155 #endif /* CONFIG_DEBUG_RESUME */
158 mcr p15, 0, r1, c8, c7, 0 @@ invalidate I & D TLBs
159 mcr p15, 0, r1, c7, c7, 0 @@ invalidate I & D caches
161 ldr r0, s3c2410_sleep_save_phys @ address of restore block
162 ldmia r0, { r4 - r13 }
164 mcr p15, 0, r4, c15, c1, 0 @ CP access register
165 mcr p15, 0, r5, c13, c0, 0 @ PID
166 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
167 mcr p15, 0, r7, c2, c0, 0 @ translation table base
168 mcr p15, 0, r8, c1, c1, 0 @ auxilliary control
170 #ifdef CONFIG_DEBUG_RESUME
172 strb r3, [ r2, #S3C2410_UTXH ]
175 ldr r2, =resume_with_mmu
176 mcr p15, 0, r9, c1, c0, 0 @ turn on MMU, etc
177 nop @ second-to-last before mmu
178 mov pc, r2 @ go back to virtual address