1 /* backing_ops.c - query/set operations on saved SPU context.
3 * Copyright (C) IBM 2005
4 * Author: Mark Nutter <mnutter@us.ibm.com>
6 * These register operations allow SPUFS to operate on saved
7 * SPU contexts rather than hardware.
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2, or (at your option)
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 #include <linux/module.h>
25 #include <linux/errno.h>
26 #include <linux/sched.h>
27 #include <linux/kernel.h>
29 #include <linux/vmalloc.h>
30 #include <linux/smp.h>
31 #include <linux/stddef.h>
32 #include <linux/unistd.h>
33 #include <linux/poll.h>
37 #include <asm/spu_csa.h>
38 #include <asm/spu_info.h>
39 #include <asm/mmu_context.h>
43 * Reads/writes to various problem and priv2 registers require
44 * state changes, i.e. generate SPU events, modify channel
48 static void gen_spu_event(struct spu_context *ctx, u32 event)
54 ch0_cnt = ctx->csa.spu_chnlcnt_RW[0];
55 ch0_data = ctx->csa.spu_chnldata_RW[0];
56 ch1_data = ctx->csa.spu_chnldata_RW[1];
57 ctx->csa.spu_chnldata_RW[0] |= event;
58 if ((ch0_cnt == 0) && !(ch0_data & event) && (ch1_data & event)) {
59 ctx->csa.spu_chnlcnt_RW[0] = 1;
63 static int spu_backing_mbox_read(struct spu_context *ctx, u32 * data)
68 spin_lock(&ctx->csa.register_lock);
69 mbox_stat = ctx->csa.prob.mb_stat_R;
70 if (mbox_stat & 0x0000ff) {
71 /* Read the first available word.
72 * Implementation note: the depth
73 * of pu_mb_R is currently 1.
75 *data = ctx->csa.prob.pu_mb_R;
76 ctx->csa.prob.mb_stat_R &= ~(0x0000ff);
77 ctx->csa.spu_chnlcnt_RW[28] = 1;
78 gen_spu_event(ctx, MFC_PU_MAILBOX_AVAILABLE_EVENT);
81 spin_unlock(&ctx->csa.register_lock);
85 static u32 spu_backing_mbox_stat_read(struct spu_context *ctx)
87 return ctx->csa.prob.mb_stat_R;
90 static unsigned int spu_backing_mbox_stat_poll(struct spu_context *ctx,
97 spin_lock_irq(&ctx->csa.register_lock);
98 stat = ctx->csa.prob.mb_stat_R;
100 /* if the requested event is there, return the poll
101 mask, otherwise enable the interrupt to get notified,
102 but first mark any pending interrupts as done so
103 we don't get woken up unnecessarily */
105 if (events & (POLLIN | POLLRDNORM)) {
107 ret |= POLLIN | POLLRDNORM;
109 ctx->csa.priv1.int_stat_class0_RW &= ~0x1;
110 ctx->csa.priv1.int_mask_class2_RW |= 0x1;
113 if (events & (POLLOUT | POLLWRNORM)) {
115 ret = POLLOUT | POLLWRNORM;
117 ctx->csa.priv1.int_stat_class0_RW &= ~0x10;
118 ctx->csa.priv1.int_mask_class2_RW |= 0x10;
121 spin_unlock_irq(&ctx->csa.register_lock);
125 static int spu_backing_ibox_read(struct spu_context *ctx, u32 * data)
129 spin_lock(&ctx->csa.register_lock);
130 if (ctx->csa.prob.mb_stat_R & 0xff0000) {
131 /* Read the first available word.
132 * Implementation note: the depth
133 * of puint_mb_R is currently 1.
135 *data = ctx->csa.priv2.puint_mb_R;
136 ctx->csa.prob.mb_stat_R &= ~(0xff0000);
137 ctx->csa.spu_chnlcnt_RW[30] = 1;
138 gen_spu_event(ctx, MFC_PU_INT_MAILBOX_AVAILABLE_EVENT);
141 /* make sure we get woken up by the interrupt */
142 ctx->csa.priv1.int_mask_class2_RW |= 0x1UL;
145 spin_unlock(&ctx->csa.register_lock);
149 static int spu_backing_wbox_write(struct spu_context *ctx, u32 data)
153 spin_lock(&ctx->csa.register_lock);
154 if ((ctx->csa.prob.mb_stat_R) & 0x00ff00) {
155 int slot = ctx->csa.spu_chnlcnt_RW[29];
156 int avail = (ctx->csa.prob.mb_stat_R & 0x00ff00) >> 8;
158 /* We have space to write wbox_data.
159 * Implementation note: the depth
160 * of spu_mb_W is currently 4.
162 BUG_ON(avail != (4 - slot));
163 ctx->csa.spu_mailbox_data[slot] = data;
164 ctx->csa.spu_chnlcnt_RW[29] = ++slot;
165 ctx->csa.prob.mb_stat_R &= ~(0x00ff00);
166 ctx->csa.prob.mb_stat_R |= (((4 - slot) & 0xff) << 8);
167 gen_spu_event(ctx, MFC_SPU_MAILBOX_WRITTEN_EVENT);
170 /* make sure we get woken up by the interrupt when space
172 ctx->csa.priv1.int_mask_class2_RW |= 0x10;
175 spin_unlock(&ctx->csa.register_lock);
179 static u32 spu_backing_signal1_read(struct spu_context *ctx)
181 return ctx->csa.spu_chnldata_RW[3];
184 static void spu_backing_signal1_write(struct spu_context *ctx, u32 data)
186 spin_lock(&ctx->csa.register_lock);
187 if (ctx->csa.priv2.spu_cfg_RW & 0x1)
188 ctx->csa.spu_chnldata_RW[3] |= data;
190 ctx->csa.spu_chnldata_RW[3] = data;
191 ctx->csa.spu_chnlcnt_RW[3] = 1;
192 gen_spu_event(ctx, MFC_SIGNAL_1_EVENT);
193 spin_unlock(&ctx->csa.register_lock);
196 static u32 spu_backing_signal2_read(struct spu_context *ctx)
198 return ctx->csa.spu_chnldata_RW[4];
201 static void spu_backing_signal2_write(struct spu_context *ctx, u32 data)
203 spin_lock(&ctx->csa.register_lock);
204 if (ctx->csa.priv2.spu_cfg_RW & 0x2)
205 ctx->csa.spu_chnldata_RW[4] |= data;
207 ctx->csa.spu_chnldata_RW[4] = data;
208 ctx->csa.spu_chnlcnt_RW[4] = 1;
209 gen_spu_event(ctx, MFC_SIGNAL_2_EVENT);
210 spin_unlock(&ctx->csa.register_lock);
213 static void spu_backing_signal1_type_set(struct spu_context *ctx, u64 val)
217 spin_lock(&ctx->csa.register_lock);
218 tmp = ctx->csa.priv2.spu_cfg_RW;
223 ctx->csa.priv2.spu_cfg_RW = tmp;
224 spin_unlock(&ctx->csa.register_lock);
227 static u64 spu_backing_signal1_type_get(struct spu_context *ctx)
229 return ((ctx->csa.priv2.spu_cfg_RW & 1) != 0);
232 static void spu_backing_signal2_type_set(struct spu_context *ctx, u64 val)
236 spin_lock(&ctx->csa.register_lock);
237 tmp = ctx->csa.priv2.spu_cfg_RW;
242 ctx->csa.priv2.spu_cfg_RW = tmp;
243 spin_unlock(&ctx->csa.register_lock);
246 static u64 spu_backing_signal2_type_get(struct spu_context *ctx)
248 return ((ctx->csa.priv2.spu_cfg_RW & 2) != 0);
251 static u32 spu_backing_npc_read(struct spu_context *ctx)
253 return ctx->csa.prob.spu_npc_RW;
256 static void spu_backing_npc_write(struct spu_context *ctx, u32 val)
258 ctx->csa.prob.spu_npc_RW = val;
261 static u32 spu_backing_status_read(struct spu_context *ctx)
263 return ctx->csa.prob.spu_status_R;
266 static char *spu_backing_get_ls(struct spu_context *ctx)
268 return ctx->csa.lscsa->ls;
271 static u32 spu_backing_runcntl_read(struct spu_context *ctx)
273 return ctx->csa.prob.spu_runcntl_RW;
276 static void spu_backing_runcntl_write(struct spu_context *ctx, u32 val)
278 spin_lock(&ctx->csa.register_lock);
279 ctx->csa.prob.spu_runcntl_RW = val;
280 if (val & SPU_RUNCNTL_RUNNABLE) {
281 ctx->csa.prob.spu_status_R |= SPU_STATUS_RUNNING;
283 ctx->csa.prob.spu_status_R &= ~SPU_STATUS_RUNNING;
285 spin_unlock(&ctx->csa.register_lock);
288 static void spu_backing_master_start(struct spu_context *ctx)
290 struct spu_state *csa = &ctx->csa;
293 spin_lock(&csa->register_lock);
294 sr1 = csa->priv1.mfc_sr1_RW | MFC_STATE1_MASTER_RUN_CONTROL_MASK;
295 csa->priv1.mfc_sr1_RW = sr1;
296 spin_unlock(&csa->register_lock);
299 static void spu_backing_master_stop(struct spu_context *ctx)
301 struct spu_state *csa = &ctx->csa;
304 spin_lock(&csa->register_lock);
305 sr1 = csa->priv1.mfc_sr1_RW & ~MFC_STATE1_MASTER_RUN_CONTROL_MASK;
306 csa->priv1.mfc_sr1_RW = sr1;
307 spin_unlock(&csa->register_lock);
310 static int spu_backing_set_mfc_query(struct spu_context * ctx, u32 mask,
313 struct spu_problem_collapsed *prob = &ctx->csa.prob;
316 spin_lock(&ctx->csa.register_lock);
318 if (prob->dma_querytype_RW)
321 /* FIXME: what are the side-effects of this? */
322 prob->dma_querymask_RW = mask;
323 prob->dma_querytype_RW = mode;
324 /* In the current implementation, the SPU context is always
325 * acquired in runnable state when new bits are added to the
326 * mask (tagwait), so it's sufficient just to mask
327 * dma_tagstatus_R with the 'mask' parameter here.
329 ctx->csa.prob.dma_tagstatus_R &= mask;
331 spin_unlock(&ctx->csa.register_lock);
336 static u32 spu_backing_read_mfc_tagstatus(struct spu_context * ctx)
338 return ctx->csa.prob.dma_tagstatus_R;
341 static u32 spu_backing_get_mfc_free_elements(struct spu_context *ctx)
343 return ctx->csa.prob.dma_qstatus_R;
346 static int spu_backing_send_mfc_command(struct spu_context *ctx,
347 struct mfc_dma_command *cmd)
351 spin_lock(&ctx->csa.register_lock);
353 /* FIXME: set up priv2->puq */
354 spin_unlock(&ctx->csa.register_lock);
359 static void spu_backing_restart_dma(struct spu_context *ctx)
361 /* nothing to do here */
364 struct spu_context_ops spu_backing_ops = {
365 .mbox_read = spu_backing_mbox_read,
366 .mbox_stat_read = spu_backing_mbox_stat_read,
367 .mbox_stat_poll = spu_backing_mbox_stat_poll,
368 .ibox_read = spu_backing_ibox_read,
369 .wbox_write = spu_backing_wbox_write,
370 .signal1_read = spu_backing_signal1_read,
371 .signal1_write = spu_backing_signal1_write,
372 .signal2_read = spu_backing_signal2_read,
373 .signal2_write = spu_backing_signal2_write,
374 .signal1_type_set = spu_backing_signal1_type_set,
375 .signal1_type_get = spu_backing_signal1_type_get,
376 .signal2_type_set = spu_backing_signal2_type_set,
377 .signal2_type_get = spu_backing_signal2_type_get,
378 .npc_read = spu_backing_npc_read,
379 .npc_write = spu_backing_npc_write,
380 .status_read = spu_backing_status_read,
381 .get_ls = spu_backing_get_ls,
382 .runcntl_read = spu_backing_runcntl_read,
383 .runcntl_write = spu_backing_runcntl_write,
384 .master_start = spu_backing_master_start,
385 .master_stop = spu_backing_master_stop,
386 .set_mfc_query = spu_backing_set_mfc_query,
387 .read_mfc_tagstatus = spu_backing_read_mfc_tagstatus,
388 .get_mfc_free_elements = spu_backing_get_mfc_free_elements,
389 .send_mfc_command = spu_backing_send_mfc_command,
390 .restart_dma = spu_backing_restart_dma,