2  *  linux/drivers/video/pxafb.c
 
   4  *  Copyright (C) 1999 Eric A. Thomas.
 
   5  *  Copyright (C) 2004 Jean-Frederic Clere.
 
   6  *  Copyright (C) 2004 Ian Campbell.
 
   7  *  Copyright (C) 2004 Jeff Lackey.
 
   8  *   Based on sa1100fb.c Copyright (C) 1999 Eric A. Thomas
 
  10  *   Based on acornfb.c Copyright (C) Russell King.
 
  12  * This file is subject to the terms and conditions of the GNU General Public
 
  13  * License.  See the file COPYING in the main directory of this archive for
 
  16  *              Intel PXA250/210 LCD Controller Frame Buffer Driver
 
  18  * Please direct your questions and comments on this driver to the following
 
  21  *      linux-arm-kernel@lists.arm.linux.org.uk
 
  23  * Add support for overlay1 and overlay2 based on pxafb_overlay.c:
 
  25  *   Copyright (C) 2004, Intel Corporation
 
  27  *     2003/08/27: <yu.tang@intel.com>
 
  28  *     2004/03/10: <stanley.cai@intel.com>
 
  29  *     2004/10/28: <yan.yin@intel.com>
 
  31  *   Copyright (C) 2006-2008 Marvell International Ltd.
 
  35 #include <linux/module.h>
 
  36 #include <linux/moduleparam.h>
 
  37 #include <linux/kernel.h>
 
  38 #include <linux/sched.h>
 
  39 #include <linux/errno.h>
 
  40 #include <linux/string.h>
 
  41 #include <linux/interrupt.h>
 
  42 #include <linux/slab.h>
 
  45 #include <linux/delay.h>
 
  46 #include <linux/init.h>
 
  47 #include <linux/ioport.h>
 
  48 #include <linux/cpufreq.h>
 
  49 #include <linux/platform_device.h>
 
  50 #include <linux/dma-mapping.h>
 
  51 #include <linux/clk.h>
 
  52 #include <linux/err.h>
 
  53 #include <linux/completion.h>
 
  54 #include <linux/mutex.h>
 
  55 #include <linux/kthread.h>
 
  56 #include <linux/freezer.h>
 
  58 #include <mach/hardware.h>
 
  61 #include <asm/div64.h>
 
  62 #include <mach/pxa-regs.h>
 
  63 #include <mach/bitfield.h>
 
  64 #include <mach/pxafb.h>
 
  67  * Complain if VAR is out of range.
 
  73 /* Bits which should not be set in machine configuration structures */
 
  74 #define LCCR0_INVALID_CONFIG_MASK       (LCCR0_OUM | LCCR0_BM | LCCR0_QDM |\
 
  75                                          LCCR0_DIS | LCCR0_EFM | LCCR0_IUM |\
 
  76                                          LCCR0_SFM | LCCR0_LDM | LCCR0_ENB)
 
  78 #define LCCR3_INVALID_CONFIG_MASK       (LCCR3_HSP | LCCR3_VSP |\
 
  79                                          LCCR3_PCD | LCCR3_BPP(0xf))
 
  81 static int pxafb_activate_var(struct fb_var_screeninfo *var,
 
  83 static void set_ctrlr_state(struct pxafb_info *fbi, u_int state);
 
  84 static void setup_base_frame(struct pxafb_info *fbi, int branch);
 
  85 static int setup_frame_dma(struct pxafb_info *fbi, int dma, int pal,
 
  86                            unsigned long offset, size_t size);
 
  88 static unsigned long video_mem_size = 0;
 
  90 static inline unsigned long
 
  91 lcd_readl(struct pxafb_info *fbi, unsigned int off)
 
  93         return __raw_readl(fbi->mmio_base + off);
 
  97 lcd_writel(struct pxafb_info *fbi, unsigned int off, unsigned long val)
 
  99         __raw_writel(val, fbi->mmio_base + off);
 
 102 static inline void pxafb_schedule_work(struct pxafb_info *fbi, u_int state)
 
 106         local_irq_save(flags);
 
 108          * We need to handle two requests being made at the same time.
 
 109          * There are two important cases:
 
 110          *  1. When we are changing VT (C_REENABLE) while unblanking
 
 111          *     (C_ENABLE) We must perform the unblanking, which will
 
 112          *     do our REENABLE for us.
 
 113          *  2. When we are blanking, but immediately unblank before
 
 114          *     we have blanked.  We do the "REENABLE" thing here as
 
 115          *     well, just to be sure.
 
 117         if (fbi->task_state == C_ENABLE && state == C_REENABLE)
 
 119         if (fbi->task_state == C_DISABLE && state == C_ENABLE)
 
 122         if (state != (u_int)-1) {
 
 123                 fbi->task_state = state;
 
 124                 schedule_work(&fbi->task);
 
 126         local_irq_restore(flags);
 
 129 static inline u_int chan_to_field(u_int chan, struct fb_bitfield *bf)
 
 132         chan >>= 16 - bf->length;
 
 133         return chan << bf->offset;
 
 137 pxafb_setpalettereg(u_int regno, u_int red, u_int green, u_int blue,
 
 138                        u_int trans, struct fb_info *info)
 
 140         struct pxafb_info *fbi = (struct pxafb_info *)info;
 
 143         if (regno >= fbi->palette_size)
 
 146         if (fbi->fb.var.grayscale) {
 
 147                 fbi->palette_cpu[regno] = ((blue >> 8) & 0x00ff);
 
 151         switch (fbi->lccr4 & LCCR4_PAL_FOR_MASK) {
 
 152         case LCCR4_PAL_FOR_0:
 
 153                 val  = ((red   >>  0) & 0xf800);
 
 154                 val |= ((green >>  5) & 0x07e0);
 
 155                 val |= ((blue  >> 11) & 0x001f);
 
 156                 fbi->palette_cpu[regno] = val;
 
 158         case LCCR4_PAL_FOR_1:
 
 159                 val  = ((red   << 8) & 0x00f80000);
 
 160                 val |= ((green >> 0) & 0x0000fc00);
 
 161                 val |= ((blue  >> 8) & 0x000000f8);
 
 162                 ((u32 *)(fbi->palette_cpu))[regno] = val;
 
 164         case LCCR4_PAL_FOR_2:
 
 165                 val  = ((red   << 8) & 0x00fc0000);
 
 166                 val |= ((green >> 0) & 0x0000fc00);
 
 167                 val |= ((blue  >> 8) & 0x000000fc);
 
 168                 ((u32 *)(fbi->palette_cpu))[regno] = val;
 
 170         case LCCR4_PAL_FOR_3:
 
 171                 val  = ((red   << 8) & 0x00ff0000);
 
 172                 val |= ((green >> 0) & 0x0000ff00);
 
 173                 val |= ((blue  >> 8) & 0x000000ff);
 
 174                 ((u32 *)(fbi->palette_cpu))[regno] = val;
 
 182 pxafb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
 
 183                    u_int trans, struct fb_info *info)
 
 185         struct pxafb_info *fbi = (struct pxafb_info *)info;
 
 190          * If inverse mode was selected, invert all the colours
 
 191          * rather than the register number.  The register number
 
 192          * is what you poke into the framebuffer to produce the
 
 193          * colour you requested.
 
 195         if (fbi->cmap_inverse) {
 
 197                 green = 0xffff - green;
 
 198                 blue  = 0xffff - blue;
 
 202          * If greyscale is true, then we convert the RGB value
 
 203          * to greyscale no matter what visual we are using.
 
 205         if (fbi->fb.var.grayscale)
 
 206                 red = green = blue = (19595 * red + 38470 * green +
 
 209         switch (fbi->fb.fix.visual) {
 
 210         case FB_VISUAL_TRUECOLOR:
 
 212                  * 16-bit True Colour.  We encode the RGB value
 
 213                  * according to the RGB bitfield information.
 
 216                         u32 *pal = fbi->fb.pseudo_palette;
 
 218                         val  = chan_to_field(red, &fbi->fb.var.red);
 
 219                         val |= chan_to_field(green, &fbi->fb.var.green);
 
 220                         val |= chan_to_field(blue, &fbi->fb.var.blue);
 
 227         case FB_VISUAL_STATIC_PSEUDOCOLOR:
 
 228         case FB_VISUAL_PSEUDOCOLOR:
 
 229                 ret = pxafb_setpalettereg(regno, red, green, blue, trans, info);
 
 236 /* calculate pixel depth, transparency bit included, >=16bpp formats _only_ */
 
 237 static inline int var_to_depth(struct fb_var_screeninfo *var)
 
 239         return var->red.length + var->green.length +
 
 240                 var->blue.length + var->transp.length;
 
 243 /* calculate 4-bit BPP value for LCCR3 and OVLxC1 */
 
 244 static int pxafb_var_to_bpp(struct fb_var_screeninfo *var)
 
 248         switch (var->bits_per_pixel) {
 
 249         case 1:  bpp = 0; break;
 
 250         case 2:  bpp = 1; break;
 
 251         case 4:  bpp = 2; break;
 
 252         case 8:  bpp = 3; break;
 
 253         case 16: bpp = 4; break;
 
 255                 switch (var_to_depth(var)) {
 
 256                 case 18: bpp = 6; break; /* 18-bits/pixel packed */
 
 257                 case 19: bpp = 8; break; /* 19-bits/pixel packed */
 
 258                 case 24: bpp = 9; break;
 
 262                 switch (var_to_depth(var)) {
 
 263                 case 18: bpp = 5; break; /* 18-bits/pixel unpacked */
 
 264                 case 19: bpp = 7; break; /* 19-bits/pixel unpacked */
 
 265                 case 25: bpp = 10; break;
 
 273  *  pxafb_var_to_lccr3():
 
 274  *    Convert a bits per pixel value to the correct bit pattern for LCCR3
 
 276  *  NOTE: for PXA27x with overlays support, the LCCR3_PDFOR_x bits have an
 
 277  *  implication of the acutal use of transparency bit,  which we handle it
 
 278  *  here separatedly. See PXA27x Developer's Manual, Section <<7.4.6 Pixel
 
 279  *  Formats>> for the valid combination of PDFOR, PAL_FOR for various BPP.
 
 281  *  Transparency for palette pixel formats is not supported at the moment.
 
 283 static uint32_t pxafb_var_to_lccr3(struct fb_var_screeninfo *var)
 
 285         int bpp = pxafb_var_to_bpp(var);
 
 291         lccr3 = LCCR3_BPP(bpp);
 
 293         switch (var_to_depth(var)) {
 
 294         case 16: lccr3 |= var->transp.length ? LCCR3_PDFOR_3 : 0; break;
 
 295         case 18: lccr3 |= LCCR3_PDFOR_3; break;
 
 296         case 24: lccr3 |= var->transp.length ? LCCR3_PDFOR_2 : LCCR3_PDFOR_3;
 
 299         case 25: lccr3 |= LCCR3_PDFOR_0; break;
 
 304 #define SET_PIXFMT(v, r, g, b, t)                               \
 
 306         (v)->transp.offset = (t) ? (r) + (g) + (b) : 0;         \
 
 307         (v)->transp.length = (t) ? (t) : 0;                     \
 
 308         (v)->blue.length   = (b); (v)->blue.offset = 0;         \
 
 309         (v)->green.length  = (g); (v)->green.offset = (b);      \
 
 310         (v)->red.length    = (r); (v)->red.offset = (b) + (g);  \
 
 313 /* set the RGBT bitfields of fb_var_screeninf according to
 
 314  * var->bits_per_pixel and given depth
 
 316 static void pxafb_set_pixfmt(struct fb_var_screeninfo *var, int depth)
 
 319                 depth = var->bits_per_pixel;
 
 321         if (var->bits_per_pixel < 16) {
 
 322                 /* indexed pixel formats */
 
 323                 var->red.offset    = 0; var->red.length    = 8;
 
 324                 var->green.offset  = 0; var->green.length  = 8;
 
 325                 var->blue.offset   = 0; var->blue.length   = 8;
 
 326                 var->transp.offset = 0; var->transp.length = 8;
 
 330         case 16: var->transp.length ?
 
 331                  SET_PIXFMT(var, 5, 5, 5, 1) :          /* RGBT555 */
 
 332                  SET_PIXFMT(var, 5, 6, 5, 0); break;    /* RGB565 */
 
 333         case 18: SET_PIXFMT(var, 6, 6, 6, 0); break;    /* RGB666 */
 
 334         case 19: SET_PIXFMT(var, 6, 6, 6, 1); break;    /* RGBT666 */
 
 335         case 24: var->transp.length ?
 
 336                  SET_PIXFMT(var, 8, 8, 7, 1) :          /* RGBT887 */
 
 337                  SET_PIXFMT(var, 8, 8, 8, 0); break;    /* RGB888 */
 
 338         case 25: SET_PIXFMT(var, 8, 8, 8, 1); break;    /* RGBT888 */
 
 342 #ifdef CONFIG_CPU_FREQ
 
 344  *  pxafb_display_dma_period()
 
 345  *    Calculate the minimum period (in picoseconds) between two DMA
 
 346  *    requests for the LCD controller.  If we hit this, it means we're
 
 347  *    doing nothing but LCD DMA.
 
 349 static unsigned int pxafb_display_dma_period(struct fb_var_screeninfo *var)
 
 352          * Period = pixclock * bits_per_byte * bytes_per_transfer
 
 353          *              / memory_bits_per_pixel;
 
 355         return var->pixclock * 8 * 16 / var->bits_per_pixel;
 
 360  * Select the smallest mode that allows the desired resolution to be
 
 361  * displayed. If desired parameters can be rounded up.
 
 363 static struct pxafb_mode_info *pxafb_getmode(struct pxafb_mach_info *mach,
 
 364                                              struct fb_var_screeninfo *var)
 
 366         struct pxafb_mode_info *mode = NULL;
 
 367         struct pxafb_mode_info *modelist = mach->modes;
 
 368         unsigned int best_x = 0xffffffff, best_y = 0xffffffff;
 
 371         for (i = 0; i < mach->num_modes; i++) {
 
 372                 if (modelist[i].xres >= var->xres &&
 
 373                     modelist[i].yres >= var->yres &&
 
 374                     modelist[i].xres < best_x &&
 
 375                     modelist[i].yres < best_y &&
 
 376                     modelist[i].bpp >= var->bits_per_pixel) {
 
 377                         best_x = modelist[i].xres;
 
 378                         best_y = modelist[i].yres;
 
 386 static void pxafb_setmode(struct fb_var_screeninfo *var,
 
 387                           struct pxafb_mode_info *mode)
 
 389         var->xres               = mode->xres;
 
 390         var->yres               = mode->yres;
 
 391         var->bits_per_pixel     = mode->bpp;
 
 392         var->pixclock           = mode->pixclock;
 
 393         var->hsync_len          = mode->hsync_len;
 
 394         var->left_margin        = mode->left_margin;
 
 395         var->right_margin       = mode->right_margin;
 
 396         var->vsync_len          = mode->vsync_len;
 
 397         var->upper_margin       = mode->upper_margin;
 
 398         var->lower_margin       = mode->lower_margin;
 
 399         var->sync               = mode->sync;
 
 400         var->grayscale          = mode->cmap_greyscale;
 
 402         /* set the initial RGBA bitfields */
 
 403         pxafb_set_pixfmt(var, mode->depth);
 
 406 static int pxafb_adjust_timing(struct pxafb_info *fbi,
 
 407                                struct fb_var_screeninfo *var)
 
 411         var->xres = max_t(int, var->xres, MIN_XRES);
 
 412         var->yres = max_t(int, var->yres, MIN_YRES);
 
 414         if (!(fbi->lccr0 & LCCR0_LCDT)) {
 
 415                 clamp_val(var->hsync_len, 1, 64);
 
 416                 clamp_val(var->vsync_len, 1, 64);
 
 417                 clamp_val(var->left_margin,  1, 255);
 
 418                 clamp_val(var->right_margin, 1, 255);
 
 419                 clamp_val(var->upper_margin, 1, 255);
 
 420                 clamp_val(var->lower_margin, 1, 255);
 
 423         /* make sure each line is aligned on word boundary */
 
 424         line_length = var->xres * var->bits_per_pixel / 8;
 
 425         line_length = ALIGN(line_length, 4);
 
 426         var->xres = line_length * 8 / var->bits_per_pixel;
 
 428         /* we don't support xpan, force xres_virtual to be equal to xres */
 
 429         var->xres_virtual = var->xres;
 
 431         if (var->accel_flags & FB_ACCELF_TEXT)
 
 432                 var->yres_virtual = fbi->fb.fix.smem_len / line_length;
 
 434                 var->yres_virtual = max(var->yres_virtual, var->yres);
 
 436         /* check for limits */
 
 437         if (var->xres > MAX_XRES || var->yres > MAX_YRES)
 
 440         if (var->yres > var->yres_virtual)
 
 448  *    Get the video params out of 'var'. If a value doesn't fit, round it up,
 
 449  *    if it's too big, return -EINVAL.
 
 451  *    Round up in the following order: bits_per_pixel, xres,
 
 452  *    yres, xres_virtual, yres_virtual, xoffset, yoffset, grayscale,
 
 453  *    bitfields, horizontal timing, vertical timing.
 
 455 static int pxafb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
 
 457         struct pxafb_info *fbi = (struct pxafb_info *)info;
 
 458         struct pxafb_mach_info *inf = fbi->dev->platform_data;
 
 461         if (inf->fixed_modes) {
 
 462                 struct pxafb_mode_info *mode;
 
 464                 mode = pxafb_getmode(inf, var);
 
 467                 pxafb_setmode(var, mode);
 
 470         /* do a test conversion to BPP fields to check the color formats */
 
 471         err = pxafb_var_to_bpp(var);
 
 475         pxafb_set_pixfmt(var, var_to_depth(var));
 
 477         err = pxafb_adjust_timing(fbi, var);
 
 481 #ifdef CONFIG_CPU_FREQ
 
 482         pr_debug("pxafb: dma period = %d ps\n",
 
 483                  pxafb_display_dma_period(var));
 
 491  *      Set the user defined part of the display for the specified console
 
 493 static int pxafb_set_par(struct fb_info *info)
 
 495         struct pxafb_info *fbi = (struct pxafb_info *)info;
 
 496         struct fb_var_screeninfo *var = &info->var;
 
 498         if (var->bits_per_pixel >= 16)
 
 499                 fbi->fb.fix.visual = FB_VISUAL_TRUECOLOR;
 
 500         else if (!fbi->cmap_static)
 
 501                 fbi->fb.fix.visual = FB_VISUAL_PSEUDOCOLOR;
 
 504                  * Some people have weird ideas about wanting static
 
 505                  * pseudocolor maps.  I suspect their user space
 
 506                  * applications are broken.
 
 508                 fbi->fb.fix.visual = FB_VISUAL_STATIC_PSEUDOCOLOR;
 
 511         fbi->fb.fix.line_length = var->xres_virtual *
 
 512                                   var->bits_per_pixel / 8;
 
 513         if (var->bits_per_pixel >= 16)
 
 514                 fbi->palette_size = 0;
 
 516                 fbi->palette_size = var->bits_per_pixel == 1 ?
 
 517                                         4 : 1 << var->bits_per_pixel;
 
 519         fbi->palette_cpu = (u16 *)&fbi->dma_buff->palette[0];
 
 521         if (fbi->fb.var.bits_per_pixel >= 16)
 
 522                 fb_dealloc_cmap(&fbi->fb.cmap);
 
 524                 fb_alloc_cmap(&fbi->fb.cmap, 1<<fbi->fb.var.bits_per_pixel, 0);
 
 526         pxafb_activate_var(var, fbi);
 
 531 static int pxafb_pan_display(struct fb_var_screeninfo *var,
 
 532                              struct fb_info *info)
 
 534         struct pxafb_info *fbi = (struct pxafb_info *)info;
 
 535         int dma = DMA_MAX + DMA_BASE;
 
 537         if (fbi->state != C_ENABLE)
 
 540         setup_base_frame(fbi, 1);
 
 542         if (fbi->lccr0 & LCCR0_SDS)
 
 543                 lcd_writel(fbi, FBR1, fbi->fdadr[dma + 1] | 0x1);
 
 545         lcd_writel(fbi, FBR0, fbi->fdadr[dma] | 0x1);
 
 551  *      Blank the display by setting all palette values to zero.  Note, the
 
 552  *      16 bpp mode does not really use the palette, so this will not
 
 553  *      blank the display in all modes.
 
 555 static int pxafb_blank(int blank, struct fb_info *info)
 
 557         struct pxafb_info *fbi = (struct pxafb_info *)info;
 
 561         case FB_BLANK_POWERDOWN:
 
 562         case FB_BLANK_VSYNC_SUSPEND:
 
 563         case FB_BLANK_HSYNC_SUSPEND:
 
 564         case FB_BLANK_NORMAL:
 
 565                 if (fbi->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR ||
 
 566                     fbi->fb.fix.visual == FB_VISUAL_STATIC_PSEUDOCOLOR)
 
 567                         for (i = 0; i < fbi->palette_size; i++)
 
 568                                 pxafb_setpalettereg(i, 0, 0, 0, 0, info);
 
 570                 pxafb_schedule_work(fbi, C_DISABLE);
 
 571                 /* TODO if (pxafb_blank_helper) pxafb_blank_helper(blank); */
 
 574         case FB_BLANK_UNBLANK:
 
 575                 /* TODO if (pxafb_blank_helper) pxafb_blank_helper(blank); */
 
 576                 if (fbi->fb.fix.visual == FB_VISUAL_PSEUDOCOLOR ||
 
 577                     fbi->fb.fix.visual == FB_VISUAL_STATIC_PSEUDOCOLOR)
 
 578                         fb_set_cmap(&fbi->fb.cmap, info);
 
 579                 pxafb_schedule_work(fbi, C_ENABLE);
 
 584 static struct fb_ops pxafb_ops = {
 
 585         .owner          = THIS_MODULE,
 
 586         .fb_check_var   = pxafb_check_var,
 
 587         .fb_set_par     = pxafb_set_par,
 
 588         .fb_pan_display = pxafb_pan_display,
 
 589         .fb_setcolreg   = pxafb_setcolreg,
 
 590         .fb_fillrect    = cfb_fillrect,
 
 591         .fb_copyarea    = cfb_copyarea,
 
 592         .fb_imageblit   = cfb_imageblit,
 
 593         .fb_blank       = pxafb_blank,
 
 596 #ifdef CONFIG_FB_PXA_OVERLAY
 
 597 static void overlay1fb_setup(struct pxafb_layer *ofb)
 
 599         int size = ofb->fb.fix.line_length * ofb->fb.var.yres_virtual;
 
 600         unsigned long start = ofb->video_mem_phys;
 
 601         setup_frame_dma(ofb->fbi, DMA_OV1, PAL_NONE, start, size);
 
 604 /* Depending on the enable status of overlay1/2, the DMA should be
 
 605  * updated from FDADRx (when disabled) or FBRx (when enabled).
 
 607 static void overlay1fb_enable(struct pxafb_layer *ofb)
 
 609         int enabled = lcd_readl(ofb->fbi, OVL1C1) & OVLxC1_OEN;
 
 610         uint32_t fdadr1 = ofb->fbi->fdadr[DMA_OV1] | (enabled ? 0x1 : 0);
 
 612         lcd_writel(ofb->fbi, enabled ? FBR1 : FDADR1, fdadr1);
 
 613         lcd_writel(ofb->fbi, OVL1C2, ofb->control[1]);
 
 614         lcd_writel(ofb->fbi, OVL1C1, ofb->control[0] | OVLxC1_OEN);
 
 617 static void overlay1fb_disable(struct pxafb_layer *ofb)
 
 619         uint32_t lccr5 = lcd_readl(ofb->fbi, LCCR5);
 
 621         lcd_writel(ofb->fbi, OVL1C1, ofb->control[0] & ~OVLxC1_OEN);
 
 623         lcd_writel(ofb->fbi, LCSR1, LCSR1_BS(1));
 
 624         lcd_writel(ofb->fbi, LCCR5, lccr5 & ~LCSR1_BS(1));
 
 625         lcd_writel(ofb->fbi, FBR1, ofb->fbi->fdadr[DMA_OV1] | 0x3);
 
 627         if (wait_for_completion_timeout(&ofb->branch_done, 1 * HZ) == 0)
 
 628                 pr_warning("%s: timeout disabling overlay1\n", __func__);
 
 630         lcd_writel(ofb->fbi, LCCR5, lccr5);
 
 633 static void overlay2fb_setup(struct pxafb_layer *ofb)
 
 635         int size, div = 1, pfor = NONSTD_TO_PFOR(ofb->fb.var.nonstd);
 
 636         unsigned long start[3] = { ofb->video_mem_phys, 0, 0 };
 
 638         if (pfor == OVERLAY_FORMAT_RGB || pfor == OVERLAY_FORMAT_YUV444_PACKED) {
 
 639                 size = ofb->fb.fix.line_length * ofb->fb.var.yres_virtual;
 
 640                 setup_frame_dma(ofb->fbi, DMA_OV2_Y, -1, start[0], size);
 
 642                 size = ofb->fb.var.xres_virtual * ofb->fb.var.yres_virtual;
 
 644                 case OVERLAY_FORMAT_YUV444_PLANAR: div = 1; break;
 
 645                 case OVERLAY_FORMAT_YUV422_PLANAR: div = 2; break;
 
 646                 case OVERLAY_FORMAT_YUV420_PLANAR: div = 4; break;
 
 648                 start[1] = start[0] + size;
 
 649                 start[2] = start[1] + size / div;
 
 650                 setup_frame_dma(ofb->fbi, DMA_OV2_Y,  -1, start[0], size);
 
 651                 setup_frame_dma(ofb->fbi, DMA_OV2_Cb, -1, start[1], size / div);
 
 652                 setup_frame_dma(ofb->fbi, DMA_OV2_Cr, -1, start[2], size / div);
 
 656 static void overlay2fb_enable(struct pxafb_layer *ofb)
 
 658         int pfor = NONSTD_TO_PFOR(ofb->fb.var.nonstd);
 
 659         int enabled = lcd_readl(ofb->fbi, OVL2C1) & OVLxC1_OEN;
 
 660         uint32_t fdadr2 = ofb->fbi->fdadr[DMA_OV2_Y]  | (enabled ? 0x1 : 0);
 
 661         uint32_t fdadr3 = ofb->fbi->fdadr[DMA_OV2_Cb] | (enabled ? 0x1 : 0);
 
 662         uint32_t fdadr4 = ofb->fbi->fdadr[DMA_OV2_Cr] | (enabled ? 0x1 : 0);
 
 664         if (pfor == OVERLAY_FORMAT_RGB || pfor == OVERLAY_FORMAT_YUV444_PACKED)
 
 665                 lcd_writel(ofb->fbi, enabled ? FBR2 : FDADR2, fdadr2);
 
 667                 lcd_writel(ofb->fbi, enabled ? FBR2 : FDADR2, fdadr2);
 
 668                 lcd_writel(ofb->fbi, enabled ? FBR3 : FDADR3, fdadr3);
 
 669                 lcd_writel(ofb->fbi, enabled ? FBR4 : FDADR4, fdadr4);
 
 671         lcd_writel(ofb->fbi, OVL2C2, ofb->control[1]);
 
 672         lcd_writel(ofb->fbi, OVL2C1, ofb->control[0] | OVLxC1_OEN);
 
 675 static void overlay2fb_disable(struct pxafb_layer *ofb)
 
 677         uint32_t lccr5 = lcd_readl(ofb->fbi, LCCR5);
 
 679         lcd_writel(ofb->fbi, OVL2C1, ofb->control[0] & ~OVLxC1_OEN);
 
 681         lcd_writel(ofb->fbi, LCSR1, LCSR1_BS(2));
 
 682         lcd_writel(ofb->fbi, LCCR5, lccr5 & ~LCSR1_BS(2));
 
 683         lcd_writel(ofb->fbi, FBR2, ofb->fbi->fdadr[DMA_OV2_Y]  | 0x3);
 
 684         lcd_writel(ofb->fbi, FBR3, ofb->fbi->fdadr[DMA_OV2_Cb] | 0x3);
 
 685         lcd_writel(ofb->fbi, FBR4, ofb->fbi->fdadr[DMA_OV2_Cr] | 0x3);
 
 687         if (wait_for_completion_timeout(&ofb->branch_done, 1 * HZ) == 0)
 
 688                 pr_warning("%s: timeout disabling overlay2\n", __func__);
 
 691 static struct pxafb_layer_ops ofb_ops[] = {
 
 693                 .enable         = overlay1fb_enable,
 
 694                 .disable        = overlay1fb_disable,
 
 695                 .setup          = overlay1fb_setup,
 
 698                 .enable         = overlay2fb_enable,
 
 699                 .disable        = overlay2fb_disable,
 
 700                 .setup          = overlay2fb_setup,
 
 704 static int overlayfb_open(struct fb_info *info, int user)
 
 706         struct pxafb_layer *ofb = (struct pxafb_layer *)info;
 
 708         /* no support for framebuffer console on overlay */
 
 712         /* allow only one user at a time */
 
 713         if (atomic_inc_and_test(&ofb->usage))
 
 716         /* unblank the base framebuffer */
 
 717         fb_blank(&ofb->fbi->fb, FB_BLANK_UNBLANK);
 
 721 static int overlayfb_release(struct fb_info *info, int user)
 
 723         struct pxafb_layer *ofb = (struct pxafb_layer*) info;
 
 725         atomic_dec(&ofb->usage);
 
 726         ofb->ops->disable(ofb);
 
 728         free_pages_exact(ofb->video_mem, ofb->video_mem_size);
 
 729         ofb->video_mem = NULL;
 
 730         ofb->video_mem_size = 0;
 
 734 static int overlayfb_check_var(struct fb_var_screeninfo *var,
 
 735                                struct fb_info *info)
 
 737         struct pxafb_layer *ofb = (struct pxafb_layer *)info;
 
 738         struct fb_var_screeninfo *base_var = &ofb->fbi->fb.var;
 
 739         int xpos, ypos, pfor, bpp;
 
 741         xpos = NONSTD_TO_XPOS(var->nonstd);
 
 742         ypos = NONSTD_TO_XPOS(var->nonstd);
 
 743         pfor = NONSTD_TO_PFOR(var->nonstd);
 
 745         bpp = pxafb_var_to_bpp(var);
 
 749         /* no support for YUV format on overlay1 */
 
 750         if (ofb->id == OVERLAY1 && pfor != 0)
 
 753         /* for YUV packed formats, bpp = 'minimum bpp of YUV components' */
 
 755         case OVERLAY_FORMAT_RGB:
 
 756                 bpp = pxafb_var_to_bpp(var);
 
 760                 pxafb_set_pixfmt(var, var_to_depth(var));
 
 762         case OVERLAY_FORMAT_YUV444_PACKED: bpp = 24; break;
 
 763         case OVERLAY_FORMAT_YUV444_PLANAR: bpp = 8; break;
 
 764         case OVERLAY_FORMAT_YUV422_PLANAR: bpp = 4; break;
 
 765         case OVERLAY_FORMAT_YUV420_PLANAR: bpp = 2; break;
 
 770         /* each line must start at a 32-bit word boundary */
 
 771         if ((xpos * bpp) % 32)
 
 774         /* xres must align on 32-bit word boundary */
 
 775         var->xres = roundup(var->xres * bpp, 32) / bpp;
 
 777         if ((xpos + var->xres > base_var->xres) ||
 
 778             (ypos + var->yres > base_var->yres))
 
 781         var->xres_virtual = var->xres;
 
 782         var->yres_virtual = max(var->yres, var->yres_virtual);
 
 786 static int overlayfb_map_video_memory(struct pxafb_layer *ofb)
 
 788         struct fb_var_screeninfo *var = &ofb->fb.var;
 
 789         int pfor = NONSTD_TO_PFOR(var->nonstd);
 
 793         case OVERLAY_FORMAT_RGB: bpp = var->bits_per_pixel; break;
 
 794         case OVERLAY_FORMAT_YUV444_PACKED: bpp = 24; break;
 
 795         case OVERLAY_FORMAT_YUV444_PLANAR: bpp = 24; break;
 
 796         case OVERLAY_FORMAT_YUV422_PLANAR: bpp = 16; break;
 
 797         case OVERLAY_FORMAT_YUV420_PLANAR: bpp = 12; break;
 
 800         ofb->fb.fix.line_length = var->xres_virtual * bpp / 8;
 
 802         size = PAGE_ALIGN(ofb->fb.fix.line_length * var->yres_virtual);
 
 804         /* don't re-allocate if the original video memory is enough */
 
 805         if (ofb->video_mem) {
 
 806                 if (ofb->video_mem_size >= size)
 
 809                 free_pages_exact(ofb->video_mem, ofb->video_mem_size);
 
 812         ofb->video_mem = alloc_pages_exact(size, GFP_KERNEL | __GFP_ZERO);
 
 813         if (ofb->video_mem == NULL)
 
 816         ofb->video_mem_phys = virt_to_phys(ofb->video_mem);
 
 817         ofb->video_mem_size = size;
 
 819         ofb->fb.fix.smem_start  = ofb->video_mem_phys;
 
 820         ofb->fb.fix.smem_len    = ofb->fb.fix.line_length * var->yres_virtual;
 
 821         ofb->fb.screen_base     = ofb->video_mem;
 
 825 static int overlayfb_set_par(struct fb_info *info)
 
 827         struct pxafb_layer *ofb = (struct pxafb_layer *)info;
 
 828         struct fb_var_screeninfo *var = &info->var;
 
 829         int xpos, ypos, pfor, bpp, ret;
 
 831         ret = overlayfb_map_video_memory(ofb);
 
 835         bpp  = pxafb_var_to_bpp(var);
 
 836         xpos = NONSTD_TO_XPOS(var->nonstd);
 
 837         ypos = NONSTD_TO_XPOS(var->nonstd);
 
 838         pfor = NONSTD_TO_PFOR(var->nonstd);
 
 840         ofb->control[0] = OVLxC1_PPL(var->xres) | OVLxC1_LPO(var->yres) |
 
 842         ofb->control[1] = OVLxC2_XPOS(xpos) | OVLxC2_YPOS(ypos);
 
 844         if (ofb->id == OVERLAY2)
 
 845                 ofb->control[1] |= OVL2C2_PFOR(pfor);
 
 847         ofb->ops->setup(ofb);
 
 848         ofb->ops->enable(ofb);
 
 852 static struct fb_ops overlay_fb_ops = {
 
 853         .owner                  = THIS_MODULE,
 
 854         .fb_open                = overlayfb_open,
 
 855         .fb_release             = overlayfb_release,
 
 856         .fb_check_var           = overlayfb_check_var,
 
 857         .fb_set_par             = overlayfb_set_par,
 
 860 static void __devinit init_pxafb_overlay(struct pxafb_info *fbi,
 
 861                                          struct pxafb_layer *ofb, int id)
 
 863         sprintf(ofb->fb.fix.id, "overlay%d", id + 1);
 
 865         ofb->fb.fix.type                = FB_TYPE_PACKED_PIXELS;
 
 866         ofb->fb.fix.xpanstep            = 0;
 
 867         ofb->fb.fix.ypanstep            = 1;
 
 869         ofb->fb.var.activate            = FB_ACTIVATE_NOW;
 
 870         ofb->fb.var.height              = -1;
 
 871         ofb->fb.var.width               = -1;
 
 872         ofb->fb.var.vmode               = FB_VMODE_NONINTERLACED;
 
 874         ofb->fb.fbops                   = &overlay_fb_ops;
 
 875         ofb->fb.flags                   = FBINFO_FLAG_DEFAULT;
 
 877         ofb->fb.pseudo_palette          = NULL;
 
 880         ofb->ops = &ofb_ops[id];
 
 881         atomic_set(&ofb->usage, 0);
 
 883         init_completion(&ofb->branch_done);
 
 886 static int __devinit pxafb_overlay_init(struct pxafb_info *fbi)
 
 890         for (i = 0; i < 2; i++) {
 
 891                 init_pxafb_overlay(fbi, &fbi->overlay[i], i);
 
 892                 ret = register_framebuffer(&fbi->overlay[i].fb);
 
 894                         dev_err(fbi->dev, "failed to register overlay %d\n", i);
 
 899         /* mask all IU/BS/EOF/SOF interrupts */
 
 900         lcd_writel(fbi, LCCR5, ~0);
 
 902         /* place overlay(s) on top of base */
 
 903         fbi->lccr0 |= LCCR0_OUC;
 
 904         pr_info("PXA Overlay driver loaded successfully!\n");
 
 908 static void __devexit pxafb_overlay_exit(struct pxafb_info *fbi)
 
 912         for (i = 0; i < 2; i++)
 
 913                 unregister_framebuffer(&fbi->overlay[i].fb);
 
 916 static inline void pxafb_overlay_init(struct pxafb_info *fbi) {}
 
 917 static inline void pxafb_overlay_exit(struct pxafb_info *fbi) {}
 
 918 #endif /* CONFIG_FB_PXA_OVERLAY */
 
 921  * Calculate the PCD value from the clock rate (in picoseconds).
 
 922  * We take account of the PPCR clock setting.
 
 923  * From PXA Developer's Manual:
 
 934  *   LCLK = LCD/Memory Clock
 
 937  * PixelClock here is in Hz while the pixclock argument given is the
 
 938  * period in picoseconds. Hence PixelClock = 1 / ( pixclock * 10^-12 )
 
 940  * The function get_lclk_frequency_10khz returns LCLK in units of
 
 941  * 10khz. Calling the result of this function lclk gives us the
 
 944  *    PCD = (lclk * 10^4 ) * ( pixclock * 10^-12 )
 
 945  *          -------------------------------------- - 1
 
 948  * Factoring the 10^4 and 10^-12 out gives 10^-8 == 1 / 100000000 as used below.
 
 950 static inline unsigned int get_pcd(struct pxafb_info *fbi,
 
 951                                    unsigned int pixclock)
 
 953         unsigned long long pcd;
 
 955         /* FIXME: Need to take into account Double Pixel Clock mode
 
 956          * (DPC) bit? or perhaps set it based on the various clock
 
 958         pcd = (unsigned long long)(clk_get_rate(fbi->clk) / 10000);
 
 960         do_div(pcd, 100000000 * 2);
 
 961         /* no need for this, since we should subtract 1 anyway. they cancel */
 
 962         /* pcd += 1; */ /* make up for integer math truncations */
 
 963         return (unsigned int)pcd;
 
 967  * Some touchscreens need hsync information from the video driver to
 
 968  * function correctly. We export it here.  Note that 'hsync_time' and
 
 969  * the value returned from pxafb_get_hsync_time() is the *reciprocal*
 
 970  * of the hsync period in seconds.
 
 972 static inline void set_hsync_time(struct pxafb_info *fbi, unsigned int pcd)
 
 976         if ((pcd == 0) || (fbi->fb.var.hsync_len == 0)) {
 
 981         htime = clk_get_rate(fbi->clk) / (pcd * fbi->fb.var.hsync_len);
 
 983         fbi->hsync_time = htime;
 
 986 unsigned long pxafb_get_hsync_time(struct device *dev)
 
 988         struct pxafb_info *fbi = dev_get_drvdata(dev);
 
 990         /* If display is blanked/suspended, hsync isn't active */
 
 991         if (!fbi || (fbi->state != C_ENABLE))
 
 994         return fbi->hsync_time;
 
 996 EXPORT_SYMBOL(pxafb_get_hsync_time);
 
 998 static int setup_frame_dma(struct pxafb_info *fbi, int dma, int pal,
 
 999                            unsigned long start, size_t size)
 
1001         struct pxafb_dma_descriptor *dma_desc, *pal_desc;
 
1002         unsigned int dma_desc_off, pal_desc_off;
 
1004         if (dma < 0 || dma >= DMA_MAX * 2)
 
1007         dma_desc = &fbi->dma_buff->dma_desc[dma];
 
1008         dma_desc_off = offsetof(struct pxafb_dma_buff, dma_desc[dma]);
 
1010         dma_desc->fsadr = start;
 
1012         dma_desc->ldcmd = size;
 
1014         if (pal < 0 || pal >= PAL_MAX * 2) {
 
1015                 dma_desc->fdadr = fbi->dma_buff_phys + dma_desc_off;
 
1016                 fbi->fdadr[dma] = fbi->dma_buff_phys + dma_desc_off;
 
1018                 pal_desc = &fbi->dma_buff->pal_desc[pal];
 
1019                 pal_desc_off = offsetof(struct pxafb_dma_buff, pal_desc[pal]);
 
1021                 pal_desc->fsadr = fbi->dma_buff_phys + pal * PALETTE_SIZE;
 
1024                 if ((fbi->lccr4 & LCCR4_PAL_FOR_MASK) == LCCR4_PAL_FOR_0)
 
1025                         pal_desc->ldcmd = fbi->palette_size * sizeof(u16);
 
1027                         pal_desc->ldcmd = fbi->palette_size * sizeof(u32);
 
1029                 pal_desc->ldcmd |= LDCMD_PAL;
 
1031                 /* flip back and forth between palette and frame buffer */
 
1032                 pal_desc->fdadr = fbi->dma_buff_phys + dma_desc_off;
 
1033                 dma_desc->fdadr = fbi->dma_buff_phys + pal_desc_off;
 
1034                 fbi->fdadr[dma] = fbi->dma_buff_phys + dma_desc_off;
 
1040 static void setup_base_frame(struct pxafb_info *fbi, int branch)
 
1042         struct fb_var_screeninfo *var = &fbi->fb.var;
 
1043         struct fb_fix_screeninfo *fix = &fbi->fb.fix;
 
1044         int nbytes, dma, pal, bpp = var->bits_per_pixel;
 
1045         unsigned long offset;
 
1047         dma = DMA_BASE + (branch ? DMA_MAX : 0);
 
1048         pal = (bpp >= 16) ? PAL_NONE : PAL_BASE + (branch ? PAL_MAX : 0);
 
1050         nbytes = fix->line_length * var->yres;
 
1051         offset = fix->line_length * var->yoffset + fbi->video_mem_phys;
 
1053         if (fbi->lccr0 & LCCR0_SDS) {
 
1054                 nbytes = nbytes / 2;
 
1055                 setup_frame_dma(fbi, dma + 1, PAL_NONE, offset + nbytes, nbytes);
 
1058         setup_frame_dma(fbi, dma, pal, offset, nbytes);
 
1061 #ifdef CONFIG_FB_PXA_SMARTPANEL
 
1062 static int setup_smart_dma(struct pxafb_info *fbi)
 
1064         struct pxafb_dma_descriptor *dma_desc;
 
1065         unsigned long dma_desc_off, cmd_buff_off;
 
1067         dma_desc = &fbi->dma_buff->dma_desc[DMA_CMD];
 
1068         dma_desc_off = offsetof(struct pxafb_dma_buff, dma_desc[DMA_CMD]);
 
1069         cmd_buff_off = offsetof(struct pxafb_dma_buff, cmd_buff);
 
1071         dma_desc->fdadr = fbi->dma_buff_phys + dma_desc_off;
 
1072         dma_desc->fsadr = fbi->dma_buff_phys + cmd_buff_off;
 
1074         dma_desc->ldcmd = fbi->n_smart_cmds * sizeof(uint16_t);
 
1076         fbi->fdadr[DMA_CMD] = dma_desc->fdadr;
 
1080 int pxafb_smart_flush(struct fb_info *info)
 
1082         struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
 
1086         /* disable controller until all registers are set up */
 
1087         lcd_writel(fbi, LCCR0, fbi->reg_lccr0 & ~LCCR0_ENB);
 
1089         /* 1. make it an even number of commands to align on 32-bit boundary
 
1090          * 2. add the interrupt command to the end of the chain so we can
 
1091          *    keep track of the end of the transfer
 
1094         while (fbi->n_smart_cmds & 1)
 
1095                 fbi->smart_cmds[fbi->n_smart_cmds++] = SMART_CMD_NOOP;
 
1097         fbi->smart_cmds[fbi->n_smart_cmds++] = SMART_CMD_INTERRUPT;
 
1098         fbi->smart_cmds[fbi->n_smart_cmds++] = SMART_CMD_WAIT_FOR_VSYNC;
 
1099         setup_smart_dma(fbi);
 
1101         /* continue to execute next command */
 
1102         prsr = lcd_readl(fbi, PRSR) | PRSR_ST_OK | PRSR_CON_NT;
 
1103         lcd_writel(fbi, PRSR, prsr);
 
1105         /* stop the processor in case it executed "wait for sync" cmd */
 
1106         lcd_writel(fbi, CMDCR, 0x0001);
 
1108         /* don't send interrupts for fifo underruns on channel 6 */
 
1109         lcd_writel(fbi, LCCR5, LCCR5_IUM(6));
 
1111         lcd_writel(fbi, LCCR1, fbi->reg_lccr1);
 
1112         lcd_writel(fbi, LCCR2, fbi->reg_lccr2);
 
1113         lcd_writel(fbi, LCCR3, fbi->reg_lccr3);
 
1114         lcd_writel(fbi, LCCR4, fbi->reg_lccr4);
 
1115         lcd_writel(fbi, FDADR0, fbi->fdadr[0]);
 
1116         lcd_writel(fbi, FDADR6, fbi->fdadr[6]);
 
1119         lcd_writel(fbi, LCCR0, fbi->reg_lccr0 | LCCR0_ENB);
 
1121         if (wait_for_completion_timeout(&fbi->command_done, HZ/2) == 0) {
 
1122                 pr_warning("%s: timeout waiting for command done\n",
 
1128         prsr = lcd_readl(fbi, PRSR) & ~(PRSR_ST_OK | PRSR_CON_NT);
 
1129         lcd_writel(fbi, PRSR, prsr);
 
1130         lcd_writel(fbi, LCCR0, fbi->reg_lccr0 & ~LCCR0_ENB);
 
1131         lcd_writel(fbi, FDADR6, 0);
 
1132         fbi->n_smart_cmds = 0;
 
1136 int pxafb_smart_queue(struct fb_info *info, uint16_t *cmds, int n_cmds)
 
1139         struct pxafb_info *fbi = container_of(info, struct pxafb_info, fb);
 
1141         for (i = 0; i < n_cmds; i++, cmds++) {
 
1142                 /* if it is a software delay, flush and delay */
 
1143                 if ((*cmds & 0xff00) == SMART_CMD_DELAY) {
 
1144                         pxafb_smart_flush(info);
 
1145                         mdelay(*cmds & 0xff);
 
1149                 /* leave 2 commands for INTERRUPT and WAIT_FOR_SYNC */
 
1150                 if (fbi->n_smart_cmds == CMD_BUFF_SIZE - 8)
 
1151                         pxafb_smart_flush(info);
 
1153                 fbi->smart_cmds[fbi->n_smart_cmds++] = *cmds;
 
1159 static unsigned int __smart_timing(unsigned time_ns, unsigned long lcd_clk)
 
1161         unsigned int t = (time_ns * (lcd_clk / 1000000) / 1000);
 
1162         return (t == 0) ? 1 : t;
 
1165 static void setup_smart_timing(struct pxafb_info *fbi,
 
1166                                 struct fb_var_screeninfo *var)
 
1168         struct pxafb_mach_info *inf = fbi->dev->platform_data;
 
1169         struct pxafb_mode_info *mode = &inf->modes[0];
 
1170         unsigned long lclk = clk_get_rate(fbi->clk);
 
1171         unsigned t1, t2, t3, t4;
 
1173         t1 = max(mode->a0csrd_set_hld, mode->a0cswr_set_hld);
 
1174         t2 = max(mode->rd_pulse_width, mode->wr_pulse_width);
 
1175         t3 = mode->op_hold_time;
 
1176         t4 = mode->cmd_inh_time;
 
1179                 LCCR1_DisWdth(var->xres) |
 
1180                 LCCR1_BegLnDel(__smart_timing(t1, lclk)) |
 
1181                 LCCR1_EndLnDel(__smart_timing(t2, lclk)) |
 
1182                 LCCR1_HorSnchWdth(__smart_timing(t3, lclk));
 
1184         fbi->reg_lccr2 = LCCR2_DisHght(var->yres);
 
1185         fbi->reg_lccr3 = fbi->lccr3 | LCCR3_PixClkDiv(__smart_timing(t4, lclk));
 
1186         fbi->reg_lccr3 |= (var->sync & FB_SYNC_HOR_HIGH_ACT) ? LCCR3_HSP : 0;
 
1187         fbi->reg_lccr3 |= (var->sync & FB_SYNC_VERT_HIGH_ACT) ? LCCR3_VSP : 0;
 
1189         /* FIXME: make this configurable */
 
1193 static int pxafb_smart_thread(void *arg)
 
1195         struct pxafb_info *fbi = arg;
 
1196         struct pxafb_mach_info *inf = fbi->dev->platform_data;
 
1198         if (!fbi || !inf->smart_update) {
 
1199                 pr_err("%s: not properly initialized, thread terminated\n",
 
1204         pr_debug("%s(): task starting\n", __func__);
 
1207         while (!kthread_should_stop()) {
 
1209                 if (try_to_freeze())
 
1212                 mutex_lock(&fbi->ctrlr_lock);
 
1214                 if (fbi->state == C_ENABLE) {
 
1215                         inf->smart_update(&fbi->fb);
 
1216                         complete(&fbi->refresh_done);
 
1219                 mutex_unlock(&fbi->ctrlr_lock);
 
1221                 set_current_state(TASK_INTERRUPTIBLE);
 
1222                 schedule_timeout(30 * HZ / 1000);
 
1225         pr_debug("%s(): task ending\n", __func__);
 
1229 static int pxafb_smart_init(struct pxafb_info *fbi)
 
1231         if (!(fbi->lccr0 & LCCR0_LCDT))
 
1234         fbi->smart_cmds = (uint16_t *) fbi->dma_buff->cmd_buff;
 
1235         fbi->n_smart_cmds = 0;
 
1237         init_completion(&fbi->command_done);
 
1238         init_completion(&fbi->refresh_done);
 
1240         fbi->smart_thread = kthread_run(pxafb_smart_thread, fbi,
 
1242         if (IS_ERR(fbi->smart_thread)) {
 
1243                 pr_err("%s: unable to create kernel thread\n", __func__);
 
1244                 return PTR_ERR(fbi->smart_thread);
 
1250 int pxafb_smart_queue(struct fb_info *info, uint16_t *cmds, int n_cmds)
 
1255 int pxafb_smart_flush(struct fb_info *info)
 
1260 static inline int pxafb_smart_init(struct pxafb_info *fbi) { return 0; }
 
1261 #endif /* CONFIG_FB_PXA_SMARTPANEL */
 
1263 static void setup_parallel_timing(struct pxafb_info *fbi,
 
1264                                   struct fb_var_screeninfo *var)
 
1266         unsigned int lines_per_panel, pcd = get_pcd(fbi, var->pixclock);
 
1269                 LCCR1_DisWdth(var->xres) +
 
1270                 LCCR1_HorSnchWdth(var->hsync_len) +
 
1271                 LCCR1_BegLnDel(var->left_margin) +
 
1272                 LCCR1_EndLnDel(var->right_margin);
 
1275          * If we have a dual scan LCD, we need to halve
 
1276          * the YRES parameter.
 
1278         lines_per_panel = var->yres;
 
1279         if ((fbi->lccr0 & LCCR0_SDS) == LCCR0_Dual)
 
1280                 lines_per_panel /= 2;
 
1283                 LCCR2_DisHght(lines_per_panel) +
 
1284                 LCCR2_VrtSnchWdth(var->vsync_len) +
 
1285                 LCCR2_BegFrmDel(var->upper_margin) +
 
1286                 LCCR2_EndFrmDel(var->lower_margin);
 
1288         fbi->reg_lccr3 = fbi->lccr3 |
 
1289                 (var->sync & FB_SYNC_HOR_HIGH_ACT ?
 
1290                  LCCR3_HorSnchH : LCCR3_HorSnchL) |
 
1291                 (var->sync & FB_SYNC_VERT_HIGH_ACT ?
 
1292                  LCCR3_VrtSnchH : LCCR3_VrtSnchL);
 
1295                 fbi->reg_lccr3 |= LCCR3_PixClkDiv(pcd);
 
1296                 set_hsync_time(fbi, pcd);
 
1301  * pxafb_activate_var():
 
1302  *      Configures LCD Controller based on entries in var parameter.
 
1303  *      Settings are only written to the controller if changes were made.
 
1305 static int pxafb_activate_var(struct fb_var_screeninfo *var,
 
1306                               struct pxafb_info *fbi)
 
1310         /* Update shadow copy atomically */
 
1311         local_irq_save(flags);
 
1313 #ifdef CONFIG_FB_PXA_SMARTPANEL
 
1314         if (fbi->lccr0 & LCCR0_LCDT)
 
1315                 setup_smart_timing(fbi, var);
 
1318                 setup_parallel_timing(fbi, var);
 
1320         setup_base_frame(fbi, 0);
 
1322         fbi->reg_lccr0 = fbi->lccr0 |
 
1323                 (LCCR0_LDM | LCCR0_SFM | LCCR0_IUM | LCCR0_EFM |
 
1324                  LCCR0_QDM | LCCR0_BM  | LCCR0_OUM);
 
1326         fbi->reg_lccr3 |= pxafb_var_to_lccr3(var);
 
1328         fbi->reg_lccr4 = lcd_readl(fbi, LCCR4) & ~LCCR4_PAL_FOR_MASK;
 
1329         fbi->reg_lccr4 |= (fbi->lccr4 & LCCR4_PAL_FOR_MASK);
 
1330         local_irq_restore(flags);
 
1333          * Only update the registers if the controller is enabled
 
1334          * and something has changed.
 
1336         if ((lcd_readl(fbi, LCCR0) != fbi->reg_lccr0) ||
 
1337             (lcd_readl(fbi, LCCR1) != fbi->reg_lccr1) ||
 
1338             (lcd_readl(fbi, LCCR2) != fbi->reg_lccr2) ||
 
1339             (lcd_readl(fbi, LCCR3) != fbi->reg_lccr3) ||
 
1340             (lcd_readl(fbi, LCCR4) != fbi->reg_lccr4) ||
 
1341             (lcd_readl(fbi, FDADR0) != fbi->fdadr[0]) ||
 
1342             (lcd_readl(fbi, FDADR1) != fbi->fdadr[1]))
 
1343                 pxafb_schedule_work(fbi, C_REENABLE);
 
1349  * NOTE!  The following functions are purely helpers for set_ctrlr_state.
 
1350  * Do not call them directly; set_ctrlr_state does the correct serialisation
 
1351  * to ensure that things happen in the right way 100% of time time.
 
1354 static inline void __pxafb_backlight_power(struct pxafb_info *fbi, int on)
 
1356         pr_debug("pxafb: backlight o%s\n", on ? "n" : "ff");
 
1358         if (fbi->backlight_power)
 
1359                 fbi->backlight_power(on);
 
1362 static inline void __pxafb_lcd_power(struct pxafb_info *fbi, int on)
 
1364         pr_debug("pxafb: LCD power o%s\n", on ? "n" : "ff");
 
1367                 fbi->lcd_power(on, &fbi->fb.var);
 
1370 static void pxafb_enable_controller(struct pxafb_info *fbi)
 
1372         pr_debug("pxafb: Enabling LCD controller\n");
 
1373         pr_debug("fdadr0 0x%08x\n", (unsigned int) fbi->fdadr[0]);
 
1374         pr_debug("fdadr1 0x%08x\n", (unsigned int) fbi->fdadr[1]);
 
1375         pr_debug("reg_lccr0 0x%08x\n", (unsigned int) fbi->reg_lccr0);
 
1376         pr_debug("reg_lccr1 0x%08x\n", (unsigned int) fbi->reg_lccr1);
 
1377         pr_debug("reg_lccr2 0x%08x\n", (unsigned int) fbi->reg_lccr2);
 
1378         pr_debug("reg_lccr3 0x%08x\n", (unsigned int) fbi->reg_lccr3);
 
1380         /* enable LCD controller clock */
 
1381         clk_enable(fbi->clk);
 
1383         if (fbi->lccr0 & LCCR0_LCDT)
 
1386         /* Sequence from 11.7.10 */
 
1387         lcd_writel(fbi, LCCR4, fbi->reg_lccr4);
 
1388         lcd_writel(fbi, LCCR3, fbi->reg_lccr3);
 
1389         lcd_writel(fbi, LCCR2, fbi->reg_lccr2);
 
1390         lcd_writel(fbi, LCCR1, fbi->reg_lccr1);
 
1391         lcd_writel(fbi, LCCR0, fbi->reg_lccr0 & ~LCCR0_ENB);
 
1393         lcd_writel(fbi, FDADR0, fbi->fdadr[0]);
 
1394         lcd_writel(fbi, FDADR1, fbi->fdadr[1]);
 
1395         lcd_writel(fbi, LCCR0, fbi->reg_lccr0 | LCCR0_ENB);
 
1398 static void pxafb_disable_controller(struct pxafb_info *fbi)
 
1402 #ifdef CONFIG_FB_PXA_SMARTPANEL
 
1403         if (fbi->lccr0 & LCCR0_LCDT) {
 
1404                 wait_for_completion_timeout(&fbi->refresh_done,
 
1410         /* Clear LCD Status Register */
 
1411         lcd_writel(fbi, LCSR, 0xffffffff);
 
1413         lccr0 = lcd_readl(fbi, LCCR0) & ~LCCR0_LDM;
 
1414         lcd_writel(fbi, LCCR0, lccr0);
 
1415         lcd_writel(fbi, LCCR0, lccr0 | LCCR0_DIS);
 
1417         wait_for_completion_timeout(&fbi->disable_done, 200 * HZ / 1000);
 
1419         /* disable LCD controller clock */
 
1420         clk_disable(fbi->clk);
 
1424  *  pxafb_handle_irq: Handle 'LCD DONE' interrupts.
 
1426 static irqreturn_t pxafb_handle_irq(int irq, void *dev_id)
 
1428         struct pxafb_info *fbi = dev_id;
 
1429         unsigned int lccr0, lcsr, lcsr1;
 
1431         lcsr = lcd_readl(fbi, LCSR);
 
1432         if (lcsr & LCSR_LDD) {
 
1433                 lccr0 = lcd_readl(fbi, LCCR0);
 
1434                 lcd_writel(fbi, LCCR0, lccr0 | LCCR0_LDM);
 
1435                 complete(&fbi->disable_done);
 
1438 #ifdef CONFIG_FB_PXA_SMARTPANEL
 
1439         if (lcsr & LCSR_CMD_INT)
 
1440                 complete(&fbi->command_done);
 
1442         lcd_writel(fbi, LCSR, lcsr);
 
1444 #ifdef CONFIG_FB_PXA_OVERLAY
 
1445         lcsr1 = lcd_readl(fbi, LCSR1);
 
1446         if (lcsr1 & LCSR1_BS(1))
 
1447                 complete(&fbi->overlay[0].branch_done);
 
1449         if (lcsr1 & LCSR1_BS(2))
 
1450                 complete(&fbi->overlay[1].branch_done);
 
1452         lcd_writel(fbi, LCSR1, lcsr1);
 
1458  * This function must be called from task context only, since it will
 
1459  * sleep when disabling the LCD controller, or if we get two contending
 
1460  * processes trying to alter state.
 
1462 static void set_ctrlr_state(struct pxafb_info *fbi, u_int state)
 
1466         mutex_lock(&fbi->ctrlr_lock);
 
1468         old_state = fbi->state;
 
1471          * Hack around fbcon initialisation.
 
1473         if (old_state == C_STARTUP && state == C_REENABLE)
 
1477         case C_DISABLE_CLKCHANGE:
 
1479                  * Disable controller for clock change.  If the
 
1480                  * controller is already disabled, then do nothing.
 
1482                 if (old_state != C_DISABLE && old_state != C_DISABLE_PM) {
 
1484                         /* TODO __pxafb_lcd_power(fbi, 0); */
 
1485                         pxafb_disable_controller(fbi);
 
1492                  * Disable controller
 
1494                 if (old_state != C_DISABLE) {
 
1496                         __pxafb_backlight_power(fbi, 0);
 
1497                         __pxafb_lcd_power(fbi, 0);
 
1498                         if (old_state != C_DISABLE_CLKCHANGE)
 
1499                                 pxafb_disable_controller(fbi);
 
1503         case C_ENABLE_CLKCHANGE:
 
1505                  * Enable the controller after clock change.  Only
 
1506                  * do this if we were disabled for the clock change.
 
1508                 if (old_state == C_DISABLE_CLKCHANGE) {
 
1509                         fbi->state = C_ENABLE;
 
1510                         pxafb_enable_controller(fbi);
 
1511                         /* TODO __pxafb_lcd_power(fbi, 1); */
 
1517                  * Re-enable the controller only if it was already
 
1518                  * enabled.  This is so we reprogram the control
 
1521                 if (old_state == C_ENABLE) {
 
1522                         __pxafb_lcd_power(fbi, 0);
 
1523                         pxafb_disable_controller(fbi);
 
1524                         pxafb_enable_controller(fbi);
 
1525                         __pxafb_lcd_power(fbi, 1);
 
1531                  * Re-enable the controller after PM.  This is not
 
1532                  * perfect - think about the case where we were doing
 
1533                  * a clock change, and we suspended half-way through.
 
1535                 if (old_state != C_DISABLE_PM)
 
1541                  * Power up the LCD screen, enable controller, and
 
1542                  * turn on the backlight.
 
1544                 if (old_state != C_ENABLE) {
 
1545                         fbi->state = C_ENABLE;
 
1546                         pxafb_enable_controller(fbi);
 
1547                         __pxafb_lcd_power(fbi, 1);
 
1548                         __pxafb_backlight_power(fbi, 1);
 
1552         mutex_unlock(&fbi->ctrlr_lock);
 
1556  * Our LCD controller task (which is called when we blank or unblank)
 
1559 static void pxafb_task(struct work_struct *work)
 
1561         struct pxafb_info *fbi =
 
1562                 container_of(work, struct pxafb_info, task);
 
1563         u_int state = xchg(&fbi->task_state, -1);
 
1565         set_ctrlr_state(fbi, state);
 
1568 #ifdef CONFIG_CPU_FREQ
 
1570  * CPU clock speed change handler.  We need to adjust the LCD timing
 
1571  * parameters when the CPU clock is adjusted by the power management
 
1574  * TODO: Determine why f->new != 10*get_lclk_frequency_10khz()
 
1577 pxafb_freq_transition(struct notifier_block *nb, unsigned long val, void *data)
 
1579         struct pxafb_info *fbi = TO_INF(nb, freq_transition);
 
1580         /* TODO struct cpufreq_freqs *f = data; */
 
1584         case CPUFREQ_PRECHANGE:
 
1585                 set_ctrlr_state(fbi, C_DISABLE_CLKCHANGE);
 
1588         case CPUFREQ_POSTCHANGE:
 
1589                 pcd = get_pcd(fbi, fbi->fb.var.pixclock);
 
1590                 set_hsync_time(fbi, pcd);
 
1591                 fbi->reg_lccr3 = (fbi->reg_lccr3 & ~0xff) |
 
1592                                   LCCR3_PixClkDiv(pcd);
 
1593                 set_ctrlr_state(fbi, C_ENABLE_CLKCHANGE);
 
1600 pxafb_freq_policy(struct notifier_block *nb, unsigned long val, void *data)
 
1602         struct pxafb_info *fbi = TO_INF(nb, freq_policy);
 
1603         struct fb_var_screeninfo *var = &fbi->fb.var;
 
1604         struct cpufreq_policy *policy = data;
 
1607         case CPUFREQ_ADJUST:
 
1608         case CPUFREQ_INCOMPATIBLE:
 
1609                 pr_debug("min dma period: %d ps, "
 
1610                         "new clock %d kHz\n", pxafb_display_dma_period(var),
 
1612                 /* TODO: fill in min/max values */
 
1621  * Power management hooks.  Note that we won't be called from IRQ context,
 
1622  * unlike the blank functions above, so we may sleep.
 
1624 static int pxafb_suspend(struct platform_device *dev, pm_message_t state)
 
1626         struct pxafb_info *fbi = platform_get_drvdata(dev);
 
1628         set_ctrlr_state(fbi, C_DISABLE_PM);
 
1632 static int pxafb_resume(struct platform_device *dev)
 
1634         struct pxafb_info *fbi = platform_get_drvdata(dev);
 
1636         set_ctrlr_state(fbi, C_ENABLE_PM);
 
1640 #define pxafb_suspend   NULL
 
1641 #define pxafb_resume    NULL
 
1644 static int __devinit pxafb_init_video_memory(struct pxafb_info *fbi)
 
1646         int size = PAGE_ALIGN(fbi->video_mem_size);
 
1648         fbi->video_mem = alloc_pages_exact(size, GFP_KERNEL | __GFP_ZERO);
 
1649         if (fbi->video_mem == NULL)
 
1652         fbi->video_mem_phys = virt_to_phys(fbi->video_mem);
 
1653         fbi->video_mem_size = size;
 
1655         fbi->fb.fix.smem_start  = fbi->video_mem_phys;
 
1656         fbi->fb.fix.smem_len    = fbi->video_mem_size;
 
1657         fbi->fb.screen_base     = fbi->video_mem;
 
1659         return fbi->video_mem ? 0 : -ENOMEM;
 
1662 static void pxafb_decode_mach_info(struct pxafb_info *fbi,
 
1663                                    struct pxafb_mach_info *inf)
 
1665         unsigned int lcd_conn = inf->lcd_conn;
 
1666         struct pxafb_mode_info *m;
 
1669         fbi->cmap_inverse       = inf->cmap_inverse;
 
1670         fbi->cmap_static        = inf->cmap_static;
 
1671         fbi->lccr4              = inf->lccr4;
 
1673         switch (lcd_conn & LCD_TYPE_MASK) {
 
1674         case LCD_TYPE_MONO_STN:
 
1675                 fbi->lccr0 = LCCR0_CMS;
 
1677         case LCD_TYPE_MONO_DSTN:
 
1678                 fbi->lccr0 = LCCR0_CMS | LCCR0_SDS;
 
1680         case LCD_TYPE_COLOR_STN:
 
1683         case LCD_TYPE_COLOR_DSTN:
 
1684                 fbi->lccr0 = LCCR0_SDS;
 
1686         case LCD_TYPE_COLOR_TFT:
 
1687                 fbi->lccr0 = LCCR0_PAS;
 
1689         case LCD_TYPE_SMART_PANEL:
 
1690                 fbi->lccr0 = LCCR0_LCDT | LCCR0_PAS;
 
1693                 /* fall back to backward compatibility way */
 
1694                 fbi->lccr0 = inf->lccr0;
 
1695                 fbi->lccr3 = inf->lccr3;
 
1699         if (lcd_conn == LCD_MONO_STN_8BPP)
 
1700                 fbi->lccr0 |= LCCR0_DPD;
 
1702         fbi->lccr0 |= (lcd_conn & LCD_ALTERNATE_MAPPING) ? LCCR0_LDDALT : 0;
 
1704         fbi->lccr3 = LCCR3_Acb((inf->lcd_conn >> 10) & 0xff);
 
1705         fbi->lccr3 |= (lcd_conn & LCD_BIAS_ACTIVE_LOW) ? LCCR3_OEP : 0;
 
1706         fbi->lccr3 |= (lcd_conn & LCD_PCLK_EDGE_FALL)  ? LCCR3_PCP : 0;
 
1709         pxafb_setmode(&fbi->fb.var, &inf->modes[0]);
 
1711         /* decide video memory size as follows:
 
1712          * 1. default to mode of maximum resolution
 
1713          * 2. allow platform to override
 
1714          * 3. allow module parameter to override
 
1716         for (i = 0, m = &inf->modes[0]; i < inf->num_modes; i++, m++)
 
1717                 fbi->video_mem_size = max_t(size_t, fbi->video_mem_size,
 
1718                                 m->xres * m->yres * m->bpp / 8);
 
1720         if (inf->video_mem_size > fbi->video_mem_size)
 
1721                 fbi->video_mem_size = inf->video_mem_size;
 
1723         if (video_mem_size > fbi->video_mem_size)
 
1724                 fbi->video_mem_size = video_mem_size;
 
1727 static struct pxafb_info * __devinit pxafb_init_fbinfo(struct device *dev)
 
1729         struct pxafb_info *fbi;
 
1731         struct pxafb_mach_info *inf = dev->platform_data;
 
1733         /* Alloc the pxafb_info and pseudo_palette in one step */
 
1734         fbi = kmalloc(sizeof(struct pxafb_info) + sizeof(u32) * 16, GFP_KERNEL);
 
1738         memset(fbi, 0, sizeof(struct pxafb_info));
 
1741         fbi->clk = clk_get(dev, NULL);
 
1742         if (IS_ERR(fbi->clk)) {
 
1747         strcpy(fbi->fb.fix.id, PXA_NAME);
 
1749         fbi->fb.fix.type        = FB_TYPE_PACKED_PIXELS;
 
1750         fbi->fb.fix.type_aux    = 0;
 
1751         fbi->fb.fix.xpanstep    = 0;
 
1752         fbi->fb.fix.ypanstep    = 1;
 
1753         fbi->fb.fix.ywrapstep   = 0;
 
1754         fbi->fb.fix.accel       = FB_ACCEL_NONE;
 
1756         fbi->fb.var.nonstd      = 0;
 
1757         fbi->fb.var.activate    = FB_ACTIVATE_NOW;
 
1758         fbi->fb.var.height      = -1;
 
1759         fbi->fb.var.width       = -1;
 
1760         fbi->fb.var.accel_flags = FB_ACCELF_TEXT;
 
1761         fbi->fb.var.vmode       = FB_VMODE_NONINTERLACED;
 
1763         fbi->fb.fbops           = &pxafb_ops;
 
1764         fbi->fb.flags           = FBINFO_DEFAULT;
 
1768         addr = addr + sizeof(struct pxafb_info);
 
1769         fbi->fb.pseudo_palette  = addr;
 
1771         fbi->state              = C_STARTUP;
 
1772         fbi->task_state         = (u_char)-1;
 
1774         pxafb_decode_mach_info(fbi, inf);
 
1776         init_waitqueue_head(&fbi->ctrlr_wait);
 
1777         INIT_WORK(&fbi->task, pxafb_task);
 
1778         mutex_init(&fbi->ctrlr_lock);
 
1779         init_completion(&fbi->disable_done);
 
1784 #ifdef CONFIG_FB_PXA_PARAMETERS
 
1785 static int __devinit parse_opt_mode(struct device *dev, const char *this_opt)
 
1787         struct pxafb_mach_info *inf = dev->platform_data;
 
1789         const char *name = this_opt+5;
 
1790         unsigned int namelen = strlen(name);
 
1791         int res_specified = 0, bpp_specified = 0;
 
1792         unsigned int xres = 0, yres = 0, bpp = 0;
 
1793         int yres_specified = 0;
 
1795         for (i = namelen-1; i >= 0; i--) {
 
1799                         if (!bpp_specified && !yres_specified) {
 
1800                                 bpp = simple_strtoul(&name[i+1], NULL, 0);
 
1806                         if (!yres_specified) {
 
1807                                 yres = simple_strtoul(&name[i+1], NULL, 0);
 
1818         if (i < 0 && yres_specified) {
 
1819                 xres = simple_strtoul(name, NULL, 0);
 
1823         if (res_specified) {
 
1824                 dev_info(dev, "overriding resolution: %dx%d\n", xres, yres);
 
1825                 inf->modes[0].xres = xres; inf->modes[0].yres = yres;
 
1834                         inf->modes[0].bpp = bpp;
 
1835                         dev_info(dev, "overriding bit depth: %d\n", bpp);
 
1838                         dev_err(dev, "Depth %d is not valid\n", bpp);
 
1844 static int __devinit parse_opt(struct device *dev, char *this_opt)
 
1846         struct pxafb_mach_info *inf = dev->platform_data;
 
1847         struct pxafb_mode_info *mode = &inf->modes[0];
 
1852         if (!strncmp(this_opt, "vmem:", 5)) {
 
1853                 video_mem_size = memparse(this_opt + 5, NULL);
 
1854         } else if (!strncmp(this_opt, "mode:", 5)) {
 
1855                 return parse_opt_mode(dev, this_opt);
 
1856         } else if (!strncmp(this_opt, "pixclock:", 9)) {
 
1857                 mode->pixclock = simple_strtoul(this_opt+9, NULL, 0);
 
1858                 sprintf(s, "pixclock: %ld\n", mode->pixclock);
 
1859         } else if (!strncmp(this_opt, "left:", 5)) {
 
1860                 mode->left_margin = simple_strtoul(this_opt+5, NULL, 0);
 
1861                 sprintf(s, "left: %u\n", mode->left_margin);
 
1862         } else if (!strncmp(this_opt, "right:", 6)) {
 
1863                 mode->right_margin = simple_strtoul(this_opt+6, NULL, 0);
 
1864                 sprintf(s, "right: %u\n", mode->right_margin);
 
1865         } else if (!strncmp(this_opt, "upper:", 6)) {
 
1866                 mode->upper_margin = simple_strtoul(this_opt+6, NULL, 0);
 
1867                 sprintf(s, "upper: %u\n", mode->upper_margin);
 
1868         } else if (!strncmp(this_opt, "lower:", 6)) {
 
1869                 mode->lower_margin = simple_strtoul(this_opt+6, NULL, 0);
 
1870                 sprintf(s, "lower: %u\n", mode->lower_margin);
 
1871         } else if (!strncmp(this_opt, "hsynclen:", 9)) {
 
1872                 mode->hsync_len = simple_strtoul(this_opt+9, NULL, 0);
 
1873                 sprintf(s, "hsynclen: %u\n", mode->hsync_len);
 
1874         } else if (!strncmp(this_opt, "vsynclen:", 9)) {
 
1875                 mode->vsync_len = simple_strtoul(this_opt+9, NULL, 0);
 
1876                 sprintf(s, "vsynclen: %u\n", mode->vsync_len);
 
1877         } else if (!strncmp(this_opt, "hsync:", 6)) {
 
1878                 if (simple_strtoul(this_opt+6, NULL, 0) == 0) {
 
1879                         sprintf(s, "hsync: Active Low\n");
 
1880                         mode->sync &= ~FB_SYNC_HOR_HIGH_ACT;
 
1882                         sprintf(s, "hsync: Active High\n");
 
1883                         mode->sync |= FB_SYNC_HOR_HIGH_ACT;
 
1885         } else if (!strncmp(this_opt, "vsync:", 6)) {
 
1886                 if (simple_strtoul(this_opt+6, NULL, 0) == 0) {
 
1887                         sprintf(s, "vsync: Active Low\n");
 
1888                         mode->sync &= ~FB_SYNC_VERT_HIGH_ACT;
 
1890                         sprintf(s, "vsync: Active High\n");
 
1891                         mode->sync |= FB_SYNC_VERT_HIGH_ACT;
 
1893         } else if (!strncmp(this_opt, "dpc:", 4)) {
 
1894                 if (simple_strtoul(this_opt+4, NULL, 0) == 0) {
 
1895                         sprintf(s, "double pixel clock: false\n");
 
1896                         inf->lccr3 &= ~LCCR3_DPC;
 
1898                         sprintf(s, "double pixel clock: true\n");
 
1899                         inf->lccr3 |= LCCR3_DPC;
 
1901         } else if (!strncmp(this_opt, "outputen:", 9)) {
 
1902                 if (simple_strtoul(this_opt+9, NULL, 0) == 0) {
 
1903                         sprintf(s, "output enable: active low\n");
 
1904                         inf->lccr3 = (inf->lccr3 & ~LCCR3_OEP) | LCCR3_OutEnL;
 
1906                         sprintf(s, "output enable: active high\n");
 
1907                         inf->lccr3 = (inf->lccr3 & ~LCCR3_OEP) | LCCR3_OutEnH;
 
1909         } else if (!strncmp(this_opt, "pixclockpol:", 12)) {
 
1910                 if (simple_strtoul(this_opt+12, NULL, 0) == 0) {
 
1911                         sprintf(s, "pixel clock polarity: falling edge\n");
 
1912                         inf->lccr3 = (inf->lccr3 & ~LCCR3_PCP) | LCCR3_PixFlEdg;
 
1914                         sprintf(s, "pixel clock polarity: rising edge\n");
 
1915                         inf->lccr3 = (inf->lccr3 & ~LCCR3_PCP) | LCCR3_PixRsEdg;
 
1917         } else if (!strncmp(this_opt, "color", 5)) {
 
1918                 inf->lccr0 = (inf->lccr0 & ~LCCR0_CMS) | LCCR0_Color;
 
1919         } else if (!strncmp(this_opt, "mono", 4)) {
 
1920                 inf->lccr0 = (inf->lccr0 & ~LCCR0_CMS) | LCCR0_Mono;
 
1921         } else if (!strncmp(this_opt, "active", 6)) {
 
1922                 inf->lccr0 = (inf->lccr0 & ~LCCR0_PAS) | LCCR0_Act;
 
1923         } else if (!strncmp(this_opt, "passive", 7)) {
 
1924                 inf->lccr0 = (inf->lccr0 & ~LCCR0_PAS) | LCCR0_Pas;
 
1925         } else if (!strncmp(this_opt, "single", 6)) {
 
1926                 inf->lccr0 = (inf->lccr0 & ~LCCR0_SDS) | LCCR0_Sngl;
 
1927         } else if (!strncmp(this_opt, "dual", 4)) {
 
1928                 inf->lccr0 = (inf->lccr0 & ~LCCR0_SDS) | LCCR0_Dual;
 
1929         } else if (!strncmp(this_opt, "4pix", 4)) {
 
1930                 inf->lccr0 = (inf->lccr0 & ~LCCR0_DPD) | LCCR0_4PixMono;
 
1931         } else if (!strncmp(this_opt, "8pix", 4)) {
 
1932                 inf->lccr0 = (inf->lccr0 & ~LCCR0_DPD) | LCCR0_8PixMono;
 
1934                 dev_err(dev, "unknown option: %s\n", this_opt);
 
1939                 dev_info(dev, "override %s", s);
 
1944 static int __devinit pxafb_parse_options(struct device *dev, char *options)
 
1949         if (!options || !*options)
 
1952         dev_dbg(dev, "options are \"%s\"\n", options ? options : "null");
 
1954         /* could be made table driven or similar?... */
 
1955         while ((this_opt = strsep(&options, ",")) != NULL) {
 
1956                 ret = parse_opt(dev, this_opt);
 
1963 static char g_options[256] __devinitdata = "";
 
1966 static int __init pxafb_setup_options(void)
 
1968         char *options = NULL;
 
1970         if (fb_get_options("pxafb", &options))
 
1974                 strlcpy(g_options, options, sizeof(g_options));
 
1979 #define pxafb_setup_options()           (0)
 
1981 module_param_string(options, g_options, sizeof(g_options), 0);
 
1982 MODULE_PARM_DESC(options, "LCD parameters (see Documentation/fb/pxafb.txt)");
 
1986 #define pxafb_parse_options(...)        (0)
 
1987 #define pxafb_setup_options()           (0)
 
1991 /* Check for various illegal bit-combinations. Currently only
 
1992  * a warning is given. */
 
1993 static void __devinit pxafb_check_options(struct device *dev,
 
1994                                           struct pxafb_mach_info *inf)
 
1999         if (inf->lccr0 & LCCR0_INVALID_CONFIG_MASK)
 
2000                 dev_warn(dev, "machine LCCR0 setting contains "
 
2001                                 "illegal bits: %08x\n",
 
2002                         inf->lccr0 & LCCR0_INVALID_CONFIG_MASK);
 
2003         if (inf->lccr3 & LCCR3_INVALID_CONFIG_MASK)
 
2004                 dev_warn(dev, "machine LCCR3 setting contains "
 
2005                                 "illegal bits: %08x\n",
 
2006                         inf->lccr3 & LCCR3_INVALID_CONFIG_MASK);
 
2007         if (inf->lccr0 & LCCR0_DPD &&
 
2008             ((inf->lccr0 & LCCR0_PAS) != LCCR0_Pas ||
 
2009              (inf->lccr0 & LCCR0_SDS) != LCCR0_Sngl ||
 
2010              (inf->lccr0 & LCCR0_CMS) != LCCR0_Mono))
 
2011                 dev_warn(dev, "Double Pixel Data (DPD) mode is "
 
2012                                 "only valid in passive mono"
 
2013                                 " single panel mode\n");
 
2014         if ((inf->lccr0 & LCCR0_PAS) == LCCR0_Act &&
 
2015             (inf->lccr0 & LCCR0_SDS) == LCCR0_Dual)
 
2016                 dev_warn(dev, "Dual panel only valid in passive mode\n");
 
2017         if ((inf->lccr0 & LCCR0_PAS) == LCCR0_Pas &&
 
2018              (inf->modes->upper_margin || inf->modes->lower_margin))
 
2019                 dev_warn(dev, "Upper and lower margins must be 0 in "
 
2023 #define pxafb_check_options(...)        do {} while (0)
 
2026 static int __devinit pxafb_probe(struct platform_device *dev)
 
2028         struct pxafb_info *fbi;
 
2029         struct pxafb_mach_info *inf;
 
2033         dev_dbg(&dev->dev, "pxafb_probe\n");
 
2035         inf = dev->dev.platform_data;
 
2041         ret = pxafb_parse_options(&dev->dev, g_options);
 
2045         pxafb_check_options(&dev->dev, inf);
 
2047         dev_dbg(&dev->dev, "got a %dx%dx%d LCD\n",
 
2051         if (inf->modes->xres == 0 ||
 
2052             inf->modes->yres == 0 ||
 
2053             inf->modes->bpp == 0) {
 
2054                 dev_err(&dev->dev, "Invalid resolution or bit depth\n");
 
2059         fbi = pxafb_init_fbinfo(&dev->dev);
 
2061                 /* only reason for pxafb_init_fbinfo to fail is kmalloc */
 
2062                 dev_err(&dev->dev, "Failed to initialize framebuffer device\n");
 
2067         fbi->backlight_power = inf->pxafb_backlight_power;
 
2068         fbi->lcd_power = inf->pxafb_lcd_power;
 
2070         r = platform_get_resource(dev, IORESOURCE_MEM, 0);
 
2072                 dev_err(&dev->dev, "no I/O memory resource defined\n");
 
2077         r = request_mem_region(r->start, r->end - r->start + 1, dev->name);
 
2079                 dev_err(&dev->dev, "failed to request I/O memory\n");
 
2084         fbi->mmio_base = ioremap(r->start, r->end - r->start + 1);
 
2085         if (fbi->mmio_base == NULL) {
 
2086                 dev_err(&dev->dev, "failed to map I/O memory\n");
 
2088                 goto failed_free_res;
 
2091         fbi->dma_buff_size = PAGE_ALIGN(sizeof(struct pxafb_dma_buff));
 
2092         fbi->dma_buff = dma_alloc_coherent(fbi->dev, fbi->dma_buff_size,
 
2093                                 &fbi->dma_buff_phys, GFP_KERNEL);
 
2094         if (fbi->dma_buff == NULL) {
 
2095                 dev_err(&dev->dev, "failed to allocate memory for DMA\n");
 
2097                 goto failed_free_io;
 
2100         ret = pxafb_init_video_memory(fbi);
 
2102                 dev_err(&dev->dev, "Failed to allocate video RAM: %d\n", ret);
 
2104                 goto failed_free_dma;
 
2107         irq = platform_get_irq(dev, 0);
 
2109                 dev_err(&dev->dev, "no IRQ defined\n");
 
2111                 goto failed_free_mem;
 
2114         ret = request_irq(irq, pxafb_handle_irq, IRQF_DISABLED, "LCD", fbi);
 
2116                 dev_err(&dev->dev, "request_irq failed: %d\n", ret);
 
2118                 goto failed_free_mem;
 
2121         ret = pxafb_smart_init(fbi);
 
2123                 dev_err(&dev->dev, "failed to initialize smartpanel\n");
 
2124                 goto failed_free_irq;
 
2128          * This makes sure that our colour bitfield
 
2129          * descriptors are correctly initialised.
 
2131         ret = pxafb_check_var(&fbi->fb.var, &fbi->fb);
 
2133                 dev_err(&dev->dev, "failed to get suitable mode\n");
 
2134                 goto failed_free_irq;
 
2137         ret = pxafb_set_par(&fbi->fb);
 
2139                 dev_err(&dev->dev, "Failed to set parameters\n");
 
2140                 goto failed_free_irq;
 
2143         platform_set_drvdata(dev, fbi);
 
2145         ret = register_framebuffer(&fbi->fb);
 
2148                         "Failed to register framebuffer device: %d\n", ret);
 
2149                 goto failed_free_cmap;
 
2152         pxafb_overlay_init(fbi);
 
2154 #ifdef CONFIG_CPU_FREQ
 
2155         fbi->freq_transition.notifier_call = pxafb_freq_transition;
 
2156         fbi->freq_policy.notifier_call = pxafb_freq_policy;
 
2157         cpufreq_register_notifier(&fbi->freq_transition,
 
2158                                 CPUFREQ_TRANSITION_NOTIFIER);
 
2159         cpufreq_register_notifier(&fbi->freq_policy,
 
2160                                 CPUFREQ_POLICY_NOTIFIER);
 
2164          * Ok, now enable the LCD controller
 
2166         set_ctrlr_state(fbi, C_ENABLE);
 
2171         if (fbi->fb.cmap.len)
 
2172                 fb_dealloc_cmap(&fbi->fb.cmap);
 
2176         free_pages_exact(fbi->video_mem, fbi->video_mem_size);
 
2178         dma_free_coherent(&dev->dev, fbi->dma_buff_size,
 
2179                         fbi->dma_buff, fbi->dma_buff_phys);
 
2181         iounmap(fbi->mmio_base);
 
2183         release_mem_region(r->start, r->end - r->start + 1);
 
2186         platform_set_drvdata(dev, NULL);
 
2192 static int __devexit pxafb_remove(struct platform_device *dev)
 
2194         struct pxafb_info *fbi = platform_get_drvdata(dev);
 
2197         struct fb_info *info;
 
2204         pxafb_overlay_exit(fbi);
 
2205         unregister_framebuffer(info);
 
2207         pxafb_disable_controller(fbi);
 
2209         if (fbi->fb.cmap.len)
 
2210                 fb_dealloc_cmap(&fbi->fb.cmap);
 
2212         irq = platform_get_irq(dev, 0);
 
2215         free_pages_exact(fbi->video_mem, fbi->video_mem_size);
 
2217         dma_free_writecombine(&dev->dev, fbi->dma_buff_size,
 
2218                         fbi->dma_buff, fbi->dma_buff_phys);
 
2220         iounmap(fbi->mmio_base);
 
2222         r = platform_get_resource(dev, IORESOURCE_MEM, 0);
 
2223         release_mem_region(r->start, r->end - r->start + 1);
 
2231 static struct platform_driver pxafb_driver = {
 
2232         .probe          = pxafb_probe,
 
2233         .remove         = pxafb_remove,
 
2234         .suspend        = pxafb_suspend,
 
2235         .resume         = pxafb_resume,
 
2237                 .owner  = THIS_MODULE,
 
2238                 .name   = "pxa2xx-fb",
 
2242 static int __init pxafb_init(void)
 
2244         if (pxafb_setup_options())
 
2247         return platform_driver_register(&pxafb_driver);
 
2250 static void __exit pxafb_exit(void)
 
2252         platform_driver_unregister(&pxafb_driver);
 
2255 module_init(pxafb_init);
 
2256 module_exit(pxafb_exit);
 
2258 MODULE_DESCRIPTION("loadable framebuffer driver for PXA");
 
2259 MODULE_LICENSE("GPL");