2 * MPC8544 DS Device Tree Source
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "MPC8544DS", "MPC85xxDS";
37 d-cache-line-size = <32>; // 32 bytes
38 i-cache-line-size = <32>; // 32 bytes
39 d-cache-size = <0x8000>; // L1, 32K
40 i-cache-size = <0x8000>; // L1, 32K
41 timebase-frequency = <0>;
43 clock-frequency = <0>;
44 next-level-cache = <&L2>;
49 device_type = "memory";
50 reg = <0x0 0x0>; // Filled by U-Boot
57 compatible = "simple-bus";
59 ranges = <0x0 0xe0000000 0x100000>;
60 reg = <0xe0000000 0x1000>; // CCSRBAR 1M
61 bus-frequency = <0>; // Filled out by uboot.
63 memory-controller@2000 {
64 compatible = "fsl,8544-memory-controller";
65 reg = <0x2000 0x1000>;
66 interrupt-parent = <&mpic>;
70 L2: l2-cache-controller@20000 {
71 compatible = "fsl,8544-l2-cache-controller";
72 reg = <0x20000 0x1000>;
73 cache-line-size = <32>; // 32 bytes
74 cache-size = <0x40000>; // L2, 256K
75 interrupt-parent = <&mpic>;
83 compatible = "fsl-i2c";
86 interrupt-parent = <&mpic>;
94 compatible = "fsl-i2c";
97 interrupt-parent = <&mpic>;
102 #address-cells = <1>;
104 compatible = "fsl,gianfar-mdio";
105 reg = <0x24520 0x20>;
107 phy0: ethernet-phy@0 {
108 interrupt-parent = <&mpic>;
111 device_type = "ethernet-phy";
113 phy1: ethernet-phy@1 {
114 interrupt-parent = <&mpic>;
117 device_type = "ethernet-phy";
122 device_type = "tbi-phy";
127 #address-cells = <1>;
129 compatible = "fsl,gianfar-tbi";
130 reg = <0x26520 0x20>;
134 device_type = "tbi-phy";
140 #address-cells = <1>;
142 compatible = "fsl,mpc8544-dma", "fsl,eloplus-dma";
144 ranges = <0x0 0x21100 0x200>;
147 compatible = "fsl,mpc8544-dma-channel",
148 "fsl,eloplus-dma-channel";
151 interrupt-parent = <&mpic>;
155 compatible = "fsl,mpc8544-dma-channel",
156 "fsl,eloplus-dma-channel";
159 interrupt-parent = <&mpic>;
163 compatible = "fsl,mpc8544-dma-channel",
164 "fsl,eloplus-dma-channel";
167 interrupt-parent = <&mpic>;
171 compatible = "fsl,mpc8544-dma-channel",
172 "fsl,eloplus-dma-channel";
175 interrupt-parent = <&mpic>;
180 enet0: ethernet@24000 {
182 device_type = "network";
184 compatible = "gianfar";
185 reg = <0x24000 0x1000>;
186 local-mac-address = [ 00 00 00 00 00 00 ];
187 interrupts = <29 2 30 2 34 2>;
188 interrupt-parent = <&mpic>;
189 phy-handle = <&phy0>;
190 tbi-handle = <&tbi0>;
191 phy-connection-type = "rgmii-id";
194 enet1: ethernet@26000 {
196 device_type = "network";
198 compatible = "gianfar";
199 reg = <0x26000 0x1000>;
200 local-mac-address = [ 00 00 00 00 00 00 ];
201 interrupts = <31 2 32 2 33 2>;
202 interrupt-parent = <&mpic>;
203 phy-handle = <&phy1>;
204 tbi-handle = <&tbi1>;
205 phy-connection-type = "rgmii-id";
208 serial0: serial@4500 {
210 device_type = "serial";
211 compatible = "ns16550";
212 reg = <0x4500 0x100>;
213 clock-frequency = <0>;
215 interrupt-parent = <&mpic>;
218 serial1: serial@4600 {
220 device_type = "serial";
221 compatible = "ns16550";
222 reg = <0x4600 0x100>;
223 clock-frequency = <0>;
225 interrupt-parent = <&mpic>;
228 global-utilities@e0000 { //global utilities block
229 compatible = "fsl,mpc8548-guts";
230 reg = <0xe0000 0x1000>;
235 compatible = "fsl,sec2.1", "fsl,sec2.0";
236 reg = <0x30000 0x10000>;
238 interrupt-parent = <&mpic>;
239 fsl,num-channels = <4>;
240 fsl,channel-fifo-len = <24>;
241 fsl,exec-units-mask = <0xfe>;
242 fsl,descriptor-types-mask = <0x12b0ebf>;
246 interrupt-controller;
247 #address-cells = <0>;
248 #interrupt-cells = <2>;
249 reg = <0x40000 0x40000>;
250 compatible = "chrp,open-pic";
251 device_type = "open-pic";
255 compatible = "fsl,mpc8544-msi", "fsl,mpic-msi";
256 reg = <0x41600 0x80>;
257 msi-available-ranges = <0 0x100>;
267 interrupt-parent = <&mpic>;
273 compatible = "fsl,mpc8540-pci";
275 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
278 /* IDSEL 0x11 J17 Slot 1 */
279 0x8800 0x0 0x0 0x1 &mpic 0x2 0x1
280 0x8800 0x0 0x0 0x2 &mpic 0x3 0x1
281 0x8800 0x0 0x0 0x3 &mpic 0x4 0x1
282 0x8800 0x0 0x0 0x4 &mpic 0x1 0x1
284 /* IDSEL 0x12 J16 Slot 2 */
286 0x9000 0x0 0x0 0x1 &mpic 0x3 0x1
287 0x9000 0x0 0x0 0x2 &mpic 0x4 0x1
288 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
289 0x9000 0x0 0x0 0x4 &mpic 0x1 0x1>;
291 interrupt-parent = <&mpic>;
294 ranges = <0x2000000 0x0 0xc0000000 0xc0000000 0x0 0x20000000
295 0x1000000 0x0 0x0 0xe1000000 0x0 0x10000>;
296 clock-frequency = <66666666>;
297 #interrupt-cells = <1>;
299 #address-cells = <3>;
300 reg = <0xe0008000 0x1000>;
303 pci1: pcie@e0009000 {
305 compatible = "fsl,mpc8548-pcie";
307 #interrupt-cells = <1>;
309 #address-cells = <3>;
310 reg = <0xe0009000 0x1000>;
312 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
313 0x1000000 0x0 0x0 0xe1010000 0x0 0x10000>;
314 clock-frequency = <33333333>;
315 interrupt-parent = <&mpic>;
317 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
320 0000 0x0 0x0 0x1 &mpic 0x4 0x1
321 0000 0x0 0x0 0x2 &mpic 0x5 0x1
322 0000 0x0 0x0 0x3 &mpic 0x6 0x1
323 0000 0x0 0x0 0x4 &mpic 0x7 0x1
326 reg = <0x0 0x0 0x0 0x0 0x0>;
328 #address-cells = <3>;
330 ranges = <0x2000000 0x0 0x80000000
331 0x2000000 0x0 0x80000000
340 pci2: pcie@e000a000 {
342 compatible = "fsl,mpc8548-pcie";
344 #interrupt-cells = <1>;
346 #address-cells = <3>;
347 reg = <0xe000a000 0x1000>;
349 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
350 0x1000000 0x0 0x0 0xe1020000 0x0 0x10000>;
351 clock-frequency = <33333333>;
352 interrupt-parent = <&mpic>;
354 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
357 0000 0x0 0x0 0x1 &mpic 0x0 0x1
358 0000 0x0 0x0 0x2 &mpic 0x1 0x1
359 0000 0x0 0x0 0x3 &mpic 0x2 0x1
360 0000 0x0 0x0 0x4 &mpic 0x3 0x1
363 reg = <0x0 0x0 0x0 0x0 0x0>;
365 #address-cells = <3>;
367 ranges = <0x2000000 0x0 0xa0000000
368 0x2000000 0x0 0xa0000000
377 pci3: pcie@e000b000 {
379 compatible = "fsl,mpc8548-pcie";
381 #interrupt-cells = <1>;
383 #address-cells = <3>;
384 reg = <0xe000b000 0x1000>;
386 ranges = <0x2000000 0x0 0xb0000000 0xb0000000 0x0 0x100000
387 0x1000000 0x0 0x0 0xb0100000 0x0 0x100000>;
388 clock-frequency = <33333333>;
389 interrupt-parent = <&mpic>;
391 interrupt-map-mask = <0xff00 0x0 0x0 0x1>;
394 0xe000 0x0 0x0 0x1 &i8259 0xc 0x2
395 0xe100 0x0 0x0 0x2 &i8259 0x9 0x2
396 0xe200 0x0 0x0 0x3 &i8259 0xa 0x2
397 0xe300 0x0 0x0 0x4 &i8259 0xb 0x2
400 0xe800 0x0 0x0 0x1 &i8259 0x6 0x2
403 0xf000 0x0 0x0 0x1 &i8259 0x7 0x2
404 0xf100 0x0 0x0 0x1 &i8259 0x7 0x2
406 // IDSEL 0x1f IDE/SATA
407 0xf800 0x0 0x0 0x1 &i8259 0xe 0x2
408 0xf900 0x0 0x0 0x1 &i8259 0x5 0x2
412 reg = <0x0 0x0 0x0 0x0 0x0>;
414 #address-cells = <3>;
416 ranges = <0x2000000 0x0 0xb0000000
417 0x2000000 0x0 0xb0000000
425 reg = <0x0 0x0 0x0 0x0 0x0>;
427 #address-cells = <3>;
428 ranges = <0x2000000 0x0 0xb0000000
429 0x2000000 0x0 0xb0000000
437 #interrupt-cells = <2>;
439 #address-cells = <2>;
440 reg = <0xf000 0x0 0x0 0x0 0x0>;
444 interrupt-parent = <&i8259>;
446 i8259: interrupt-controller@20 {
450 interrupt-controller;
451 device_type = "interrupt-controller";
452 #address-cells = <0>;
453 #interrupt-cells = <2>;
454 compatible = "chrp,iic";
456 interrupt-parent = <&mpic>;
461 #address-cells = <1>;
462 reg = <0x1 0x60 0x1 0x1 0x64 0x1>;
463 interrupts = <1 3 12 3>;
464 interrupt-parent = <&i8259>;
468 compatible = "pnpPNP,303";
473 compatible = "pnpPNP,f03";
478 compatible = "pnpPNP,b00";
479 reg = <0x1 0x70 0x2>;
483 reg = <0x1 0x400 0x80>;