2 * arch/arm/mach-iop13xx/msi.c
4 * PCI MSI support for the iop13xx processor
6 * Copyright (c) 2006, Intel Corporation.
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms and conditions of the GNU General Public License,
10 * version 2, as published by the Free Software Foundation.
12 * This program is distributed in the hope it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
19 * Place - Suite 330, Boston, MA 02111-1307 USA.
22 #include <linux/pci.h>
23 #include <linux/msi.h>
24 #include <asm/mach/irq.h>
28 #define IOP13XX_NUM_MSI_IRQS 128
29 static DECLARE_BITMAP(msi_irq_in_use, IOP13XX_NUM_MSI_IRQS);
31 /* IMIPR0 CP6 R8 Page 1
33 static u32 read_imipr_0(void)
36 asm volatile("mrc p6, 0, %0, c8, c1, 0":"=r" (val));
39 static void write_imipr_0(u32 val)
41 asm volatile("mcr p6, 0, %0, c8, c1, 0"::"r" (val));
44 /* IMIPR1 CP6 R9 Page 1
46 static u32 read_imipr_1(void)
49 asm volatile("mrc p6, 0, %0, c9, c1, 0":"=r" (val));
52 static void write_imipr_1(u32 val)
54 asm volatile("mcr p6, 0, %0, c9, c1, 0"::"r" (val));
57 /* IMIPR2 CP6 R10 Page 1
59 static u32 read_imipr_2(void)
62 asm volatile("mrc p6, 0, %0, c10, c1, 0":"=r" (val));
65 static void write_imipr_2(u32 val)
67 asm volatile("mcr p6, 0, %0, c10, c1, 0"::"r" (val));
70 /* IMIPR3 CP6 R11 Page 1
72 static u32 read_imipr_3(void)
75 asm volatile("mrc p6, 0, %0, c11, c1, 0":"=r" (val));
78 static void write_imipr_3(u32 val)
80 asm volatile("mcr p6, 0, %0, c11, c1, 0"::"r" (val));
83 static u32 (*read_imipr[])(void) = {
90 static void (*write_imipr[])(u32) = {
97 static void iop13xx_msi_handler(unsigned int irq, struct irq_desc *desc)
100 unsigned long status;
102 /* read IMIPR registers and find any active interrupts,
103 * then call ISR for each active interrupt
105 for (i = 0; i < ARRAY_SIZE(read_imipr); i++) {
106 status = (read_imipr[i])();
111 j = find_first_bit(&status, 32);
112 (write_imipr[i])(1 << j); /* write back to clear bit */
113 generic_handle_irq(IRQ_IOP13XX_MSI_0 + j + (32*i));
114 status = (read_imipr[i])();
119 void __init iop13xx_msi_init(void)
121 set_irq_chained_handler(IRQ_IOP13XX_INBD_MSI, iop13xx_msi_handler);
125 * Dynamic irq allocate and deallocation
132 pos = find_first_zero_bit(msi_irq_in_use, IOP13XX_NUM_MSI_IRQS);
133 irq = IRQ_IOP13XX_MSI_0 + pos;
136 /* test_and_set_bit operates on 32-bits at a time */
137 if (test_and_set_bit(pos, msi_irq_in_use))
140 dynamic_irq_init(irq);
145 void destroy_irq(unsigned int irq)
147 int pos = irq - IRQ_IOP13XX_MSI_0;
149 dynamic_irq_cleanup(irq);
151 clear_bit(pos, msi_irq_in_use);
154 void arch_teardown_msi_irq(unsigned int irq)
159 static void iop13xx_msi_nop(unsigned int irq)
164 static struct irq_chip iop13xx_msi_chip = {
166 .ack = iop13xx_msi_nop,
167 .enable = unmask_msi_irq,
168 .disable = mask_msi_irq,
169 .mask = mask_msi_irq,
170 .unmask = unmask_msi_irq,
173 int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
175 int id, irq = create_irq();
181 set_irq_msi(irq, desc);
183 msg.address_hi = 0x0;
184 msg.address_lo = IOP13XX_MU_MIMR_PCI;
186 id = iop13xx_cpu_id();
187 msg.data = (id << IOP13XX_MU_MIMR_CORE_SELECT) | (irq & 0x7f);
189 write_msi_msg(irq, &msg);
190 set_irq_chip_and_handler(irq, &iop13xx_msi_chip, handle_simple_irq);