2 * Intel SMP support routines.
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998-99, 2000 Ingo Molnar <mingo@redhat.com>
6 * (c) 2002,2003 Andi Kleen, SuSE Labs.
8 * This code is released under the GNU General Public License version 2 or
12 #include <linux/init.h>
15 #include <linux/irq.h>
16 #include <linux/delay.h>
17 #include <linux/spinlock.h>
18 #include <linux/smp_lock.h>
19 #include <linux/smp.h>
20 #include <linux/kernel_stat.h>
21 #include <linux/mc146818rtc.h>
22 #include <linux/interrupt.h>
25 #include <asm/pgalloc.h>
26 #include <asm/tlbflush.h>
27 #include <asm/mach_apic.h>
28 #include <asm/mmu_context.h>
29 #include <asm/proto.h>
30 #include <asm/apicdef.h>
33 * Smarter SMP flushing macros.
36 * These mean you can really definitely utterly forget about
37 * writing to user space from interrupts. (Its not allowed anyway).
39 * Optimizations Manfred Spraul <manfred@colorfullife.com>
42 static cpumask_t flush_cpumask;
43 static struct mm_struct * flush_mm;
44 static unsigned long flush_va;
45 static DEFINE_SPINLOCK(tlbstate_lock);
46 #define FLUSH_ALL -1ULL
49 * We cannot call mmdrop() because we are in interrupt context,
50 * instead update mm->cpu_vm_mask.
52 static inline void leave_mm (unsigned long cpu)
54 if (read_pda(mmu_state) == TLBSTATE_OK)
56 clear_bit(cpu, &read_pda(active_mm)->cpu_vm_mask);
57 load_cr3(swapper_pg_dir);
62 * The flush IPI assumes that a thread switch happens in this order:
63 * [cpu0: the cpu that switches]
64 * 1) switch_mm() either 1a) or 1b)
65 * 1a) thread switch to a different mm
66 * 1a1) clear_bit(cpu, &old_mm->cpu_vm_mask);
67 * Stop ipi delivery for the old mm. This is not synchronized with
68 * the other cpus, but smp_invalidate_interrupt ignore flush ipis
69 * for the wrong mm, and in the worst case we perform a superfluous
71 * 1a2) set cpu mmu_state to TLBSTATE_OK
72 * Now the smp_invalidate_interrupt won't call leave_mm if cpu0
73 * was in lazy tlb mode.
74 * 1a3) update cpu active_mm
75 * Now cpu0 accepts tlb flushes for the new mm.
76 * 1a4) set_bit(cpu, &new_mm->cpu_vm_mask);
77 * Now the other cpus will send tlb flush ipis.
79 * 1b) thread switch without mm change
80 * cpu active_mm is correct, cpu0 already handles
82 * 1b1) set cpu mmu_state to TLBSTATE_OK
83 * 1b2) test_and_set the cpu bit in cpu_vm_mask.
84 * Atomically set the bit [other cpus will start sending flush ipis],
86 * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
87 * 2) switch %%esp, ie current
89 * The interrupt must handle 2 special cases:
90 * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
91 * - the cpu performs speculative tlb reads, i.e. even if the cpu only
92 * runs in kernel space, the cpu could load tlb entries for user space
95 * The good news is that cpu mmu_state is local to each cpu, no
96 * write/read ordering problems.
102 * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
103 * 2) Leave the mm if we are in the lazy tlb mode.
106 asmlinkage void smp_invalidate_interrupt (void)
112 if (!cpu_isset(cpu, flush_cpumask))
115 * This was a BUG() but until someone can quote me the
116 * line from the intel manual that guarantees an IPI to
117 * multiple CPUs is retried _only_ on the erroring CPUs
118 * its staying as a return
123 if (flush_mm == read_pda(active_mm)) {
124 if (read_pda(mmu_state) == TLBSTATE_OK) {
125 if (flush_va == FLUSH_ALL)
128 __flush_tlb_one(flush_va);
134 cpu_clear(cpu, flush_cpumask);
135 put_cpu_no_resched();
138 static void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
143 * A couple of (to be removed) sanity checks:
145 * - we do not send IPIs to not-yet booted CPUs.
146 * - current CPU must not be in mask
147 * - mask must exist :)
149 BUG_ON(cpus_empty(cpumask));
150 cpus_and(tmp, cpumask, cpu_online_map);
151 BUG_ON(!cpus_equal(tmp, cpumask));
152 BUG_ON(cpu_isset(smp_processor_id(), cpumask));
157 * I'm not happy about this global shared spinlock in the
158 * MM hot path, but we'll see how contended it is.
159 * Temporarily this turns IRQs off, so that lockups are
160 * detected by the NMI watchdog.
162 spin_lock(&tlbstate_lock);
166 cpus_or(flush_cpumask, cpumask, flush_cpumask);
169 * We have to send the IPI only to
172 send_IPI_mask(cpumask, INVALIDATE_TLB_VECTOR);
174 while (!cpus_empty(flush_cpumask))
175 mb(); /* nothing. lockup detection does not belong here */;
179 spin_unlock(&tlbstate_lock);
182 void flush_tlb_current_task(void)
184 struct mm_struct *mm = current->mm;
188 cpu_mask = mm->cpu_vm_mask;
189 cpu_clear(smp_processor_id(), cpu_mask);
192 if (!cpus_empty(cpu_mask))
193 flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
197 void flush_tlb_mm (struct mm_struct * mm)
202 cpu_mask = mm->cpu_vm_mask;
203 cpu_clear(smp_processor_id(), cpu_mask);
205 if (current->active_mm == mm) {
209 leave_mm(smp_processor_id());
211 if (!cpus_empty(cpu_mask))
212 flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
217 void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
219 struct mm_struct *mm = vma->vm_mm;
223 cpu_mask = mm->cpu_vm_mask;
224 cpu_clear(smp_processor_id(), cpu_mask);
226 if (current->active_mm == mm) {
230 leave_mm(smp_processor_id());
233 if (!cpus_empty(cpu_mask))
234 flush_tlb_others(cpu_mask, mm, va);
239 static void do_flush_tlb_all(void* info)
241 unsigned long cpu = smp_processor_id();
244 if (read_pda(mmu_state) == TLBSTATE_LAZY)
248 void flush_tlb_all(void)
250 on_each_cpu(do_flush_tlb_all, NULL, 1, 1);
253 void smp_kdb_stop(void)
255 send_IPI_allbutself(KDB_VECTOR);
259 * this function sends a 'reschedule' IPI to another CPU.
260 * it goes straight through and wastes no time serializing
261 * anything. Worst case is that we lose a reschedule ...
264 void smp_send_reschedule(int cpu)
266 send_IPI_mask(cpumask_of_cpu(cpu), RESCHEDULE_VECTOR);
270 * Structure and data for smp_call_function(). This is designed to minimise
271 * static memory requirements. It also looks cleaner.
273 static DEFINE_SPINLOCK(call_lock);
275 struct call_data_struct {
276 void (*func) (void *info);
283 static struct call_data_struct * call_data;
285 void lock_ipi_call_lock(void)
287 spin_lock_irq(&call_lock);
290 void unlock_ipi_call_lock(void)
292 spin_unlock_irq(&call_lock);
296 * this function sends a 'generic call function' IPI to all other CPUs
299 static void __smp_call_function (void (*func) (void *info), void *info,
300 int nonatomic, int wait)
302 struct call_data_struct data;
303 int cpus = num_online_cpus()-1;
310 atomic_set(&data.started, 0);
313 atomic_set(&data.finished, 0);
317 /* Send a message to all other CPUs and wait for them to respond */
318 send_IPI_allbutself(CALL_FUNCTION_VECTOR);
320 /* Wait for response */
321 while (atomic_read(&data.started) != cpus)
327 while (atomic_read(&data.finished) != cpus)
332 * smp_call_function - run a function on all other CPUs.
333 * @func: The function to run. This must be fast and non-blocking.
334 * @info: An arbitrary pointer to pass to the function.
335 * @nonatomic: currently unused.
336 * @wait: If true, wait (atomically) until function has completed on other
339 * Returns 0 on success, else a negative status code. Does not return until
340 * remote CPUs are nearly ready to execute func or are or have executed.
342 * You must not call this function with disabled interrupts or from a
343 * hardware interrupt handler or from a bottom half handler.
344 * Actually there are a few legal cases, like panic.
346 int smp_call_function (void (*func) (void *info), void *info, int nonatomic,
349 spin_lock(&call_lock);
350 __smp_call_function(func,info,nonatomic,wait);
351 spin_unlock(&call_lock);
355 void smp_stop_cpu(void)
360 cpu_clear(smp_processor_id(), cpu_online_map);
362 disable_local_APIC();
366 static void smp_really_stop_cpu(void *dummy)
373 void smp_send_stop(void)
378 /* Don't deadlock on the call lock in panic */
379 if (!spin_trylock(&call_lock)) {
380 /* ignore locking because we have paniced anyways */
383 __smp_call_function(smp_really_stop_cpu, NULL, 0, 0);
385 spin_unlock(&call_lock);
388 disable_local_APIC();
393 * Reschedule call back. Nothing to do,
394 * all the work is done automatically when
395 * we return from the interrupt.
397 asmlinkage void smp_reschedule_interrupt(void)
402 asmlinkage void smp_call_function_interrupt(void)
404 void (*func) (void *info) = call_data->func;
405 void *info = call_data->info;
406 int wait = call_data->wait;
410 * Notify initiating CPU that I've grabbed the data and am
411 * about to execute the function
414 atomic_inc(&call_data->started);
416 * At this point the info structure may be out of scope unless wait==1
423 atomic_inc(&call_data->finished);
427 int safe_smp_processor_id(void)
434 apicid = hard_smp_processor_id();
435 if (x86_cpu_to_apicid[apicid] == apicid)
438 for (i = 0; i < NR_CPUS; ++i) {
439 if (x86_cpu_to_apicid[i] == apicid)
443 /* No entries in x86_cpu_to_apicid? Either no MPS|ACPI,
444 * or called too early. Either way, we must be CPU 0. */
445 if (x86_cpu_to_apicid[0] == BAD_APICID)
448 return 0; /* Should not happen */