2 * Copyright (C) 2005-2007 by Texas Instruments
3 * Some code has been taken from tusb6010.c
4 * Copyrights for that are attributable to:
5 * Copyright (C) 2006 Nokia Corporation
6 * Tony Lindgren <tony@atomide.com>
8 * This file is part of the Inventra Controller Driver for Linux.
10 * The Inventra Controller Driver for Linux is free software; you
11 * can redistribute it and/or modify it under the terms of the GNU
12 * General Public License version 2 as published by the Free Software
15 * The Inventra Controller Driver for Linux is distributed in
16 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
17 * without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 * License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with The Inventra Controller Driver for Linux ; if not,
23 * write to the Free Software Foundation, Inc., 59 Temple Place,
24 * Suite 330, Boston, MA 02111-1307 USA
27 #include <linux/module.h>
28 #include <linux/kernel.h>
29 #include <linux/sched.h>
30 #include <linux/slab.h>
31 #include <linux/init.h>
32 #include <linux/list.h>
33 #include <linux/clk.h>
36 #include <asm/mach-types.h>
37 #include <mach/hardware.h>
40 #include "musb_core.h"
43 #ifdef CONFIG_ARCH_OMAP3430
44 #define get_cpu_rev() 2
48 static struct timer_list musb_idle_timer;
50 static void musb_do_idle(unsigned long _musb)
52 struct musb *musb = (void *)_musb;
54 #ifdef CONFIG_USB_MUSB_HDRC_HCD
59 spin_lock_irqsave(&musb->lock, flags);
61 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
63 switch (musb->xceiv->state) {
64 case OTG_STATE_A_WAIT_BCON:
65 devctl &= ~MUSB_DEVCTL_SESSION;
66 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
68 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
69 if (devctl & MUSB_DEVCTL_BDEVICE) {
70 musb->xceiv->state = OTG_STATE_B_IDLE;
73 musb->xceiv->state = OTG_STATE_A_IDLE;
77 #ifdef CONFIG_USB_MUSB_HDRC_HCD
78 case OTG_STATE_A_SUSPEND:
79 /* finish RESUME signaling? */
80 if (musb->port1_status & MUSB_PORT_STAT_RESUME) {
81 power = musb_readb(musb->mregs, MUSB_POWER);
82 power &= ~MUSB_POWER_RESUME;
83 DBG(1, "root port resume stopped, power %02x\n", power);
84 musb_writeb(musb->mregs, MUSB_POWER, power);
86 musb->port1_status &= ~(USB_PORT_STAT_SUSPEND
87 | MUSB_PORT_STAT_RESUME);
88 musb->port1_status |= USB_PORT_STAT_C_SUSPEND << 16;
89 usb_hcd_poll_rh_status(musb_to_hcd(musb));
90 /* NOTE: it might really be A_WAIT_BCON ... */
91 musb->xceiv->state = OTG_STATE_A_HOST;
95 #ifdef CONFIG_USB_MUSB_HDRC_HCD
96 case OTG_STATE_A_HOST:
97 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
98 if (devctl & MUSB_DEVCTL_BDEVICE)
99 musb->xceiv->state = OTG_STATE_B_IDLE;
101 musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
106 spin_unlock_irqrestore(&musb->lock, flags);
110 void musb_platform_try_idle(struct musb *musb, unsigned long timeout)
112 unsigned long default_timeout = jiffies + msecs_to_jiffies(3);
113 static unsigned long last_timer;
116 timeout = default_timeout;
118 /* Never idle if active, or when VBUS timeout is not set as host */
119 if (musb->is_active || ((musb->a_wait_bcon == 0)
120 && (musb->xceiv->state == OTG_STATE_A_WAIT_BCON))) {
121 DBG(4, "%s active, deleting timer\n", otg_state_string(musb));
122 del_timer(&musb_idle_timer);
123 last_timer = jiffies;
127 if (time_after(last_timer, timeout)) {
128 if (!timer_pending(&musb_idle_timer))
129 last_timer = timeout;
131 DBG(4, "Longer idle timer already pending, ignoring\n");
135 last_timer = timeout;
137 DBG(4, "%s inactive, for idle timer for %lu ms\n",
138 otg_state_string(musb),
139 (unsigned long)jiffies_to_msecs(timeout - jiffies));
140 mod_timer(&musb_idle_timer, timeout);
143 void musb_platform_enable(struct musb *musb)
146 void musb_platform_disable(struct musb *musb)
149 static void omap_vbus_power(struct musb *musb, int is_on, int sleeping)
153 static void omap_set_vbus(struct musb *musb, int is_on)
156 /* HDRC controls CPEN, but beware current surges during device
157 * connect. They can trigger transient overcurrent conditions
158 * that must be ignored.
161 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
165 musb->xceiv->default_a = 1;
166 musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
167 devctl |= MUSB_DEVCTL_SESSION;
173 /* NOTE: we're skipping A_WAIT_VFALL -> A_IDLE and
174 * jumping right to B_IDLE...
177 musb->xceiv->default_a = 0;
178 musb->xceiv->state = OTG_STATE_B_IDLE;
179 devctl &= ~MUSB_DEVCTL_SESSION;
183 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
185 DBG(1, "VBUS %s, devctl %02x "
186 /* otg %3x conf %08x prcm %08x */ "\n",
187 otg_state_string(musb),
188 musb_readb(musb->mregs, MUSB_DEVCTL));
191 static int musb_platform_resume(struct musb *musb);
193 int musb_platform_set_mode(struct musb *musb, u8 musb_mode)
195 u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
197 devctl |= MUSB_DEVCTL_SESSION;
198 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
203 int __init musb_platform_init(struct musb *musb)
207 #if defined(CONFIG_ARCH_OMAP2430)
208 omap_cfg_reg(AE5_2430_USB0HS_STP);
211 /* We require some kind of external transceiver, hooked
212 * up through ULPI. TWL4030-family PMICs include one,
213 * which needs a driver, drivers aren't always needed.
215 musb->xceiv = otg_get_transceiver();
217 pr_err("HS USB OTG: no transceiver configured\n");
221 musb_platform_resume(musb);
223 l = omap_readl(OTG_SYSCONFIG);
224 l &= ~ENABLEWAKEUP; /* disable wakeup */
225 l &= ~NOSTDBY; /* remove possible nostdby */
226 l |= SMARTSTDBY; /* enable smart standby */
227 l &= ~AUTOIDLE; /* disable auto idle */
228 l &= ~NOIDLE; /* remove possible noidle */
229 l |= SMARTIDLE; /* enable smart idle */
231 * MUSB AUTOIDLE don't work in 3430.
232 * Workaround by Richard Woodruff/TI
234 if (!cpu_is_omap3430())
235 l |= AUTOIDLE; /* enable auto idle */
236 omap_writel(l, OTG_SYSCONFIG);
238 l = omap_readl(OTG_INTERFSEL);
240 omap_writel(l, OTG_INTERFSEL);
242 pr_debug("HS USB OTG: revision 0x%x, sysconfig 0x%02x, "
243 "sysstatus 0x%x, intrfsel 0x%x, simenable 0x%x\n",
244 omap_readl(OTG_REVISION), omap_readl(OTG_SYSCONFIG),
245 omap_readl(OTG_SYSSTATUS), omap_readl(OTG_INTERFSEL),
246 omap_readl(OTG_SIMENABLE));
248 omap_vbus_power(musb, musb->board_mode == MUSB_HOST, 1);
250 if (is_host_enabled(musb))
251 musb->board_set_vbus = omap_set_vbus;
253 setup_timer(&musb_idle_timer, musb_do_idle, (unsigned long) musb);
258 int musb_platform_suspend(struct musb *musb)
266 l = omap_readl(OTG_FORCESTDBY);
267 l |= ENABLEFORCE; /* enable MSTANDBY */
268 omap_writel(l, OTG_FORCESTDBY);
270 l = omap_readl(OTG_SYSCONFIG);
271 l |= ENABLEWAKEUP; /* enable wakeup */
272 omap_writel(l, OTG_SYSCONFIG);
274 otg_set_suspend(musb->xceiv, 1);
277 musb->set_clock(musb->clock, 0);
279 clk_disable(musb->clock);
284 static int musb_platform_resume(struct musb *musb)
291 otg_set_suspend(musb->xceiv, 0);
294 musb->set_clock(musb->clock, 1);
296 clk_enable(musb->clock);
298 l = omap_readl(OTG_SYSCONFIG);
299 l &= ~ENABLEWAKEUP; /* disable wakeup */
300 omap_writel(l, OTG_SYSCONFIG);
302 l = omap_readl(OTG_FORCESTDBY);
303 l &= ~ENABLEFORCE; /* disable MSTANDBY */
304 omap_writel(l, OTG_FORCESTDBY);
310 int musb_platform_exit(struct musb *musb)
313 omap_vbus_power(musb, 0 /*off*/, 1);
315 musb_platform_suspend(musb);
317 clk_put(musb->clock);