2 * MPC8541 CDS Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "MPC8541CDS", "MPC85xxCDS";
26 d-cache-line-size = <20>; // 32 bytes
27 i-cache-line-size = <20>; // 32 bytes
28 d-cache-size = <8000>; // L1, 32K
29 i-cache-size = <8000>; // L1, 32K
30 timebase-frequency = <0>; // 33 MHz, from uboot
31 bus-frequency = <0>; // 166 MHz
32 clock-frequency = <0>; // 825 MHz, from uboot
37 device_type = "memory";
38 reg = <00000000 08000000>; // 128M at 0x0
45 ranges = <0 e0000000 00100000>;
46 reg = <e0000000 00001000>; // CCSRBAR 1M
49 memory-controller@2000 {
50 compatible = "fsl,8541-memory-controller";
52 interrupt-parent = <&mpic>;
56 l2-cache-controller@20000 {
57 compatible = "fsl,8541-l2-cache-controller";
59 cache-line-size = <20>; // 32 bytes
60 cache-size = <40000>; // L2, 256K
61 interrupt-parent = <&mpic>;
67 compatible = "fsl-i2c";
70 interrupt-parent = <&mpic>;
78 compatible = "gianfar";
80 phy0: ethernet-phy@0 {
81 interrupt-parent = <&mpic>;
84 device_type = "ethernet-phy";
86 phy1: ethernet-phy@1 {
87 interrupt-parent = <&mpic>;
90 device_type = "ethernet-phy";
97 device_type = "network";
99 compatible = "gianfar";
101 local-mac-address = [ 00 00 00 00 00 00 ];
102 interrupts = <1d 2 1e 2 22 2>;
103 interrupt-parent = <&mpic>;
104 phy-handle = <&phy0>;
108 #address-cells = <1>;
110 device_type = "network";
112 compatible = "gianfar";
114 local-mac-address = [ 00 00 00 00 00 00 ];
115 interrupts = <23 2 24 2 28 2>;
116 interrupt-parent = <&mpic>;
117 phy-handle = <&phy1>;
121 device_type = "serial";
122 compatible = "ns16550";
123 reg = <4500 100>; // reg base, size
124 clock-frequency = <0>; // should we fill in in uboot?
126 interrupt-parent = <&mpic>;
130 device_type = "serial";
131 compatible = "ns16550";
132 reg = <4600 100>; // reg base, size
133 clock-frequency = <0>; // should we fill in in uboot?
135 interrupt-parent = <&mpic>;
139 clock-frequency = <0>;
140 interrupt-controller;
141 #address-cells = <0>;
142 #interrupt-cells = <2>;
144 compatible = "chrp,open-pic";
145 device_type = "open-pic";
150 #address-cells = <1>;
152 compatible = "fsl,mpc8541-cpm", "fsl,cpm2";
157 #address-cells = <1>;
159 ranges = <0 80000 10000>;
162 compatible = "fsl,cpm-muram-data";
163 reg = <0 2000 9000 1000>;
168 compatible = "fsl,mpc8541-brg",
171 reg = <919f0 10 915f0 10>;
175 interrupt-controller;
176 #address-cells = <0>;
177 #interrupt-cells = <2>;
179 interrupt-parent = <&mpic>;
181 compatible = "fsl,mpc8541-cpm-pic", "fsl,cpm2-pic";
187 interrupt-map-mask = <1f800 0 0 7>;
191 08000 0 0 1 &mpic 0 1
192 08000 0 0 2 &mpic 1 1
193 08000 0 0 3 &mpic 2 1
194 08000 0 0 4 &mpic 3 1
197 08800 0 0 1 &mpic 0 1
198 08800 0 0 2 &mpic 1 1
199 08800 0 0 3 &mpic 2 1
200 08800 0 0 4 &mpic 3 1
202 /* IDSEL 0x12 (Slot 1) */
203 09000 0 0 1 &mpic 0 1
204 09000 0 0 2 &mpic 1 1
205 09000 0 0 3 &mpic 2 1
206 09000 0 0 4 &mpic 3 1
208 /* IDSEL 0x13 (Slot 2) */
209 09800 0 0 1 &mpic 1 1
210 09800 0 0 2 &mpic 2 1
211 09800 0 0 3 &mpic 3 1
212 09800 0 0 4 &mpic 0 1
214 /* IDSEL 0x14 (Slot 3) */
215 0a000 0 0 1 &mpic 2 1
216 0a000 0 0 2 &mpic 3 1
217 0a000 0 0 3 &mpic 0 1
218 0a000 0 0 4 &mpic 1 1
220 /* IDSEL 0x15 (Slot 4) */
221 0a800 0 0 1 &mpic 3 1
222 0a800 0 0 2 &mpic 0 1
223 0a800 0 0 3 &mpic 1 1
224 0a800 0 0 4 &mpic 2 1
226 /* Bus 1 (Tundra Bridge) */
227 /* IDSEL 0x12 (ISA bridge) */
228 19000 0 0 1 &mpic 0 1
229 19000 0 0 2 &mpic 1 1
230 19000 0 0 3 &mpic 2 1
231 19000 0 0 4 &mpic 3 1>;
232 interrupt-parent = <&mpic>;
235 ranges = <02000000 0 80000000 80000000 0 20000000
236 01000000 0 00000000 e2000000 0 00100000>;
237 clock-frequency = <3f940aa>;
238 #interrupt-cells = <1>;
240 #address-cells = <3>;
241 reg = <e0008000 1000>;
242 compatible = "fsl,mpc8540-pci";
246 interrupt-controller;
247 device_type = "interrupt-controller";
248 reg = <19000 0 0 0 1>;
249 #address-cells = <0>;
250 #interrupt-cells = <2>;
251 compatible = "chrp,iic";
253 interrupt-parent = <&pci1>;
258 interrupt-map-mask = <f800 0 0 7>;
265 a800 0 0 4 &mpic b 1>;
266 interrupt-parent = <&mpic>;
269 ranges = <02000000 0 a0000000 a0000000 0 20000000
270 01000000 0 00000000 e3000000 0 00100000>;
271 clock-frequency = <3f940aa>;
272 #interrupt-cells = <1>;
274 #address-cells = <3>;
275 reg = <e0009000 1000>;
276 compatible = "fsl,mpc8540-pci";