2  * Initial register settings functions
 
   4  * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
 
   5  * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
 
   6  * Copyright (c) 2007-2008 Jiri Slaby <jirislaby@gmail.com>
 
   8  * Permission to use, copy, modify, and distribute this software for any
 
   9  * purpose with or without fee is hereby granted, provided that the above
 
  10  * copyright notice and this permission notice appear in all copies.
 
  12  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 
  13  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 
  14  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 
  15  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 
  16  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 
  17  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 
  18  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 
  28  * Mode-independent initial register writes
 
  36                 AR5K_INI_WRITE = 0,     /* Default */
 
  37                 AR5K_INI_READ = 1,      /* Cleared on read */
 
  42  * Mode specific initial register values
 
  45 struct ath5k_ini_mode {
 
  50 /* Initial register settings for AR5210 */
 
  51 static const struct ath5k_ini ar5210_ini[] = {
 
  52         /* PCU and MAC registers */
 
  53         { AR5K_NOQCU_TXDP0,     0 },
 
  54         { AR5K_NOQCU_TXDP1,     0 },
 
  57         { AR5K_ISR,             0, AR5K_INI_READ },
 
  59         { AR5K_IER,             AR5K_IER_DISABLE },
 
  60         { AR5K_BSR,             0, AR5K_INI_READ },
 
  61         { AR5K_TXCFG,           AR5K_DMASIZE_128B },
 
  62         { AR5K_RXCFG,           AR5K_DMASIZE_128B },
 
  63         { AR5K_CFG,             AR5K_INIT_CFG },
 
  71         { AR5K_RX_FILTER_5210,  0 },
 
  72         { AR5K_MCAST_FILTER0_5210, 0 },
 
  73         { AR5K_MCAST_FILTER1_5210, 0 },
 
  76         { AR5K_CLR_TMASK,       0 },
 
  77         { AR5K_TRIG_LVL,        AR5K_TUNE_MIN_TX_FIFO_THRES },
 
  78         { AR5K_DIAG_SW_5210,    0 },
 
  79         { AR5K_RSSI_THR,        AR5K_TUNE_RSSI_THRES },
 
  80         { AR5K_TSF_L32_5210,    0 },
 
  81         { AR5K_TIMER0_5210,     0 },
 
  82         { AR5K_TIMER1_5210,     0xffffffff },
 
  83         { AR5K_TIMER2_5210,     0xffffffff },
 
  84         { AR5K_TIMER3_5210,     1 },
 
  85         { AR5K_CFP_DUR_5210,    0 },
 
  86         { AR5K_CFP_PERIOD_5210, 0 },
 
  88         { AR5K_PHY(0),  0x00000047 },
 
  89         { AR5K_PHY_AGC, 0x00000000 },
 
  90         { AR5K_PHY(3),  0x09848ea6 },
 
  91         { AR5K_PHY(4),  0x3d32e000 },
 
  92         { AR5K_PHY(5),  0x0000076b },
 
  93         { AR5K_PHY_ACT, AR5K_PHY_ACT_DISABLE },
 
  94         { AR5K_PHY(8),  0x02020200 },
 
  95         { AR5K_PHY(9),  0x00000e0e },
 
  96         { AR5K_PHY(10), 0x0a020201 },
 
  97         { AR5K_PHY(11), 0x00036ffc },
 
  98         { AR5K_PHY(12), 0x00000000 },
 
  99         { AR5K_PHY(13), 0x00000e0e },
 
 100         { AR5K_PHY(14), 0x00000007 },
 
 101         { AR5K_PHY(15), 0x00020100 },
 
 102         { AR5K_PHY(16), 0x89630000 },
 
 103         { AR5K_PHY(17), 0x1372169c },
 
 104         { AR5K_PHY(18), 0x0018b633 },
 
 105         { AR5K_PHY(19), 0x1284613c },
 
 106         { AR5K_PHY(20), 0x0de8b8e0 },
 
 107         { AR5K_PHY(21), 0x00074859 },
 
 108         { AR5K_PHY(22), 0x7e80beba },
 
 109         { AR5K_PHY(23), 0x313a665e },
 
 110         { AR5K_PHY_AGCCTL, 0x00001d08 },
 
 111         { AR5K_PHY(25), 0x0001ce00 },
 
 112         { AR5K_PHY(26), 0x409a4190 },
 
 113         { AR5K_PHY(28), 0x0000000f },
 
 114         { AR5K_PHY(29), 0x00000080 },
 
 115         { AR5K_PHY(30), 0x00000004 },
 
 116         { AR5K_PHY(31), 0x00000018 },   /* 0x987c */
 
 117         { AR5K_PHY(64), 0x00000000 },   /* 0x9900 */
 
 118         { AR5K_PHY(65), 0x00000000 },
 
 119         { AR5K_PHY(66), 0x00000000 },
 
 120         { AR5K_PHY(67), 0x00800000 },
 
 121         { AR5K_PHY(68), 0x00000003 },
 
 122         /* BB gain table (64bytes) */
 
 123         { AR5K_BB_GAIN(0), 0x00000000 },
 
 124         { AR5K_BB_GAIN(1), 0x00000020 },
 
 125         { AR5K_BB_GAIN(2), 0x00000010 },
 
 126         { AR5K_BB_GAIN(3), 0x00000030 },
 
 127         { AR5K_BB_GAIN(4), 0x00000008 },
 
 128         { AR5K_BB_GAIN(5), 0x00000028 },
 
 129         { AR5K_BB_GAIN(6), 0x00000028 },
 
 130         { AR5K_BB_GAIN(7), 0x00000004 },
 
 131         { AR5K_BB_GAIN(8), 0x00000024 },
 
 132         { AR5K_BB_GAIN(9), 0x00000014 },
 
 133         { AR5K_BB_GAIN(10), 0x00000034 },
 
 134         { AR5K_BB_GAIN(11), 0x0000000c },
 
 135         { AR5K_BB_GAIN(12), 0x0000002c },
 
 136         { AR5K_BB_GAIN(13), 0x00000002 },
 
 137         { AR5K_BB_GAIN(14), 0x00000022 },
 
 138         { AR5K_BB_GAIN(15), 0x00000012 },
 
 139         { AR5K_BB_GAIN(16), 0x00000032 },
 
 140         { AR5K_BB_GAIN(17), 0x0000000a },
 
 141         { AR5K_BB_GAIN(18), 0x0000002a },
 
 142         { AR5K_BB_GAIN(19), 0x00000001 },
 
 143         { AR5K_BB_GAIN(20), 0x00000021 },
 
 144         { AR5K_BB_GAIN(21), 0x00000011 },
 
 145         { AR5K_BB_GAIN(22), 0x00000031 },
 
 146         { AR5K_BB_GAIN(23), 0x00000009 },
 
 147         { AR5K_BB_GAIN(24), 0x00000029 },
 
 148         { AR5K_BB_GAIN(25), 0x00000005 },
 
 149         { AR5K_BB_GAIN(26), 0x00000025 },
 
 150         { AR5K_BB_GAIN(27), 0x00000015 },
 
 151         { AR5K_BB_GAIN(28), 0x00000035 },
 
 152         { AR5K_BB_GAIN(29), 0x0000000d },
 
 153         { AR5K_BB_GAIN(30), 0x0000002d },
 
 154         { AR5K_BB_GAIN(31), 0x00000003 },
 
 155         { AR5K_BB_GAIN(32), 0x00000023 },
 
 156         { AR5K_BB_GAIN(33), 0x00000013 },
 
 157         { AR5K_BB_GAIN(34), 0x00000033 },
 
 158         { AR5K_BB_GAIN(35), 0x0000000b },
 
 159         { AR5K_BB_GAIN(36), 0x0000002b },
 
 160         { AR5K_BB_GAIN(37), 0x00000007 },
 
 161         { AR5K_BB_GAIN(38), 0x00000027 },
 
 162         { AR5K_BB_GAIN(39), 0x00000017 },
 
 163         { AR5K_BB_GAIN(40), 0x00000037 },
 
 164         { AR5K_BB_GAIN(41), 0x0000000f },
 
 165         { AR5K_BB_GAIN(42), 0x0000002f },
 
 166         { AR5K_BB_GAIN(43), 0x0000002f },
 
 167         { AR5K_BB_GAIN(44), 0x0000002f },
 
 168         { AR5K_BB_GAIN(45), 0x0000002f },
 
 169         { AR5K_BB_GAIN(46), 0x0000002f },
 
 170         { AR5K_BB_GAIN(47), 0x0000002f },
 
 171         { AR5K_BB_GAIN(48), 0x0000002f },
 
 172         { AR5K_BB_GAIN(49), 0x0000002f },
 
 173         { AR5K_BB_GAIN(50), 0x0000002f },
 
 174         { AR5K_BB_GAIN(51), 0x0000002f },
 
 175         { AR5K_BB_GAIN(52), 0x0000002f },
 
 176         { AR5K_BB_GAIN(53), 0x0000002f },
 
 177         { AR5K_BB_GAIN(54), 0x0000002f },
 
 178         { AR5K_BB_GAIN(55), 0x0000002f },
 
 179         { AR5K_BB_GAIN(56), 0x0000002f },
 
 180         { AR5K_BB_GAIN(57), 0x0000002f },
 
 181         { AR5K_BB_GAIN(58), 0x0000002f },
 
 182         { AR5K_BB_GAIN(59), 0x0000002f },
 
 183         { AR5K_BB_GAIN(60), 0x0000002f },
 
 184         { AR5K_BB_GAIN(61), 0x0000002f },
 
 185         { AR5K_BB_GAIN(62), 0x0000002f },
 
 186         { AR5K_BB_GAIN(63), 0x0000002f },
 
 187         /* 5110 RF gain table (64btes) */
 
 188         { AR5K_RF_GAIN(0), 0x0000001d },
 
 189         { AR5K_RF_GAIN(1), 0x0000005d },
 
 190         { AR5K_RF_GAIN(2), 0x0000009d },
 
 191         { AR5K_RF_GAIN(3), 0x000000dd },
 
 192         { AR5K_RF_GAIN(4), 0x0000011d },
 
 193         { AR5K_RF_GAIN(5), 0x00000021 },
 
 194         { AR5K_RF_GAIN(6), 0x00000061 },
 
 195         { AR5K_RF_GAIN(7), 0x000000a1 },
 
 196         { AR5K_RF_GAIN(8), 0x000000e1 },
 
 197         { AR5K_RF_GAIN(9), 0x00000031 },
 
 198         { AR5K_RF_GAIN(10), 0x00000071 },
 
 199         { AR5K_RF_GAIN(11), 0x000000b1 },
 
 200         { AR5K_RF_GAIN(12), 0x0000001c },
 
 201         { AR5K_RF_GAIN(13), 0x0000005c },
 
 202         { AR5K_RF_GAIN(14), 0x00000029 },
 
 203         { AR5K_RF_GAIN(15), 0x00000069 },
 
 204         { AR5K_RF_GAIN(16), 0x000000a9 },
 
 205         { AR5K_RF_GAIN(17), 0x00000020 },
 
 206         { AR5K_RF_GAIN(18), 0x00000019 },
 
 207         { AR5K_RF_GAIN(19), 0x00000059 },
 
 208         { AR5K_RF_GAIN(20), 0x00000099 },
 
 209         { AR5K_RF_GAIN(21), 0x00000030 },
 
 210         { AR5K_RF_GAIN(22), 0x00000005 },
 
 211         { AR5K_RF_GAIN(23), 0x00000025 },
 
 212         { AR5K_RF_GAIN(24), 0x00000065 },
 
 213         { AR5K_RF_GAIN(25), 0x000000a5 },
 
 214         { AR5K_RF_GAIN(26), 0x00000028 },
 
 215         { AR5K_RF_GAIN(27), 0x00000068 },
 
 216         { AR5K_RF_GAIN(28), 0x0000001f },
 
 217         { AR5K_RF_GAIN(29), 0x0000001e },
 
 218         { AR5K_RF_GAIN(30), 0x00000018 },
 
 219         { AR5K_RF_GAIN(31), 0x00000058 },
 
 220         { AR5K_RF_GAIN(32), 0x00000098 },
 
 221         { AR5K_RF_GAIN(33), 0x00000003 },
 
 222         { AR5K_RF_GAIN(34), 0x00000004 },
 
 223         { AR5K_RF_GAIN(35), 0x00000044 },
 
 224         { AR5K_RF_GAIN(36), 0x00000084 },
 
 225         { AR5K_RF_GAIN(37), 0x00000013 },
 
 226         { AR5K_RF_GAIN(38), 0x00000012 },
 
 227         { AR5K_RF_GAIN(39), 0x00000052 },
 
 228         { AR5K_RF_GAIN(40), 0x00000092 },
 
 229         { AR5K_RF_GAIN(41), 0x000000d2 },
 
 230         { AR5K_RF_GAIN(42), 0x0000002b },
 
 231         { AR5K_RF_GAIN(43), 0x0000002a },
 
 232         { AR5K_RF_GAIN(44), 0x0000006a },
 
 233         { AR5K_RF_GAIN(45), 0x000000aa },
 
 234         { AR5K_RF_GAIN(46), 0x0000001b },
 
 235         { AR5K_RF_GAIN(47), 0x0000001a },
 
 236         { AR5K_RF_GAIN(48), 0x0000005a },
 
 237         { AR5K_RF_GAIN(49), 0x0000009a },
 
 238         { AR5K_RF_GAIN(50), 0x000000da },
 
 239         { AR5K_RF_GAIN(51), 0x00000006 },
 
 240         { AR5K_RF_GAIN(52), 0x00000006 },
 
 241         { AR5K_RF_GAIN(53), 0x00000006 },
 
 242         { AR5K_RF_GAIN(54), 0x00000006 },
 
 243         { AR5K_RF_GAIN(55), 0x00000006 },
 
 244         { AR5K_RF_GAIN(56), 0x00000006 },
 
 245         { AR5K_RF_GAIN(57), 0x00000006 },
 
 246         { AR5K_RF_GAIN(58), 0x00000006 },
 
 247         { AR5K_RF_GAIN(59), 0x00000006 },
 
 248         { AR5K_RF_GAIN(60), 0x00000006 },
 
 249         { AR5K_RF_GAIN(61), 0x00000006 },
 
 250         { AR5K_RF_GAIN(62), 0x00000006 },
 
 251         { AR5K_RF_GAIN(63), 0x00000006 },
 
 253         { AR5K_PHY(53), 0x00000020 },
 
 254         { AR5K_PHY(51), 0x00000004 },
 
 255         { AR5K_PHY(50), 0x00060106 },
 
 256         { AR5K_PHY(39), 0x0000006d },
 
 257         { AR5K_PHY(48), 0x00000000 },
 
 258         { AR5K_PHY(52), 0x00000014 },
 
 259         { AR5K_PHY_ACT, AR5K_PHY_ACT_ENABLE },
 
 262 /* Initial register settings for AR5211 */
 
 263 static const struct ath5k_ini ar5211_ini[] = {
 
 264         { AR5K_RXDP,            0x00000000 },
 
 265         { AR5K_RTSD0,           0x84849c9c },
 
 266         { AR5K_RTSD1,           0x7c7c7c7c },
 
 267         { AR5K_RXCFG,           0x00000005 },
 
 268         { AR5K_MIBC,            0x00000000 },
 
 269         { AR5K_TOPS,            0x00000008 },
 
 270         { AR5K_RXNOFRM,         0x00000008 },
 
 271         { AR5K_TXNOFRM,         0x00000010 },
 
 272         { AR5K_RPGTO,           0x00000000 },
 
 273         { AR5K_RFCNT,           0x0000001f },
 
 274         { AR5K_QUEUE_TXDP(0),   0x00000000 },
 
 275         { AR5K_QUEUE_TXDP(1),   0x00000000 },
 
 276         { AR5K_QUEUE_TXDP(2),   0x00000000 },
 
 277         { AR5K_QUEUE_TXDP(3),   0x00000000 },
 
 278         { AR5K_QUEUE_TXDP(4),   0x00000000 },
 
 279         { AR5K_QUEUE_TXDP(5),   0x00000000 },
 
 280         { AR5K_QUEUE_TXDP(6),   0x00000000 },
 
 281         { AR5K_QUEUE_TXDP(7),   0x00000000 },
 
 282         { AR5K_QUEUE_TXDP(8),   0x00000000 },
 
 283         { AR5K_QUEUE_TXDP(9),   0x00000000 },
 
 284         { AR5K_DCU_FP,          0x00000000 },
 
 285         { AR5K_STA_ID1,         0x00000000 },
 
 286         { AR5K_BSS_ID0,         0x00000000 },
 
 287         { AR5K_BSS_ID1,         0x00000000 },
 
 288         { AR5K_RSSI_THR,        0x00000000 },
 
 289         { AR5K_CFP_PERIOD_5211, 0x00000000 },
 
 290         { AR5K_TIMER0_5211,     0x00000030 },
 
 291         { AR5K_TIMER1_5211,     0x0007ffff },
 
 292         { AR5K_TIMER2_5211,     0x01ffffff },
 
 293         { AR5K_TIMER3_5211,     0x00000031 },
 
 294         { AR5K_CFP_DUR_5211,    0x00000000 },
 
 295         { AR5K_RX_FILTER_5211,  0x00000000 },
 
 296         { AR5K_MCAST_FILTER0_5211, 0x00000000 },
 
 297         { AR5K_MCAST_FILTER1_5211, 0x00000002 },
 
 298         { AR5K_DIAG_SW_5211,    0x00000000 },
 
 299         { AR5K_ADDAC_TEST,      0x00000000 },
 
 300         { AR5K_DEFAULT_ANTENNA, 0x00000000 },
 
 302         { AR5K_PHY_AGC, 0x00000000 },
 
 303         { AR5K_PHY(3),  0x2d849093 },
 
 304         { AR5K_PHY(4),  0x7d32e000 },
 
 305         { AR5K_PHY(5),  0x00000f6b },
 
 306         { AR5K_PHY_ACT, 0x00000000 },
 
 307         { AR5K_PHY(11), 0x00026ffe },
 
 308         { AR5K_PHY(12), 0x00000000 },
 
 309         { AR5K_PHY(15), 0x00020100 },
 
 310         { AR5K_PHY(16), 0x206a017a },
 
 311         { AR5K_PHY(19), 0x1284613c },
 
 312         { AR5K_PHY(21), 0x00000859 },
 
 313         { AR5K_PHY(26), 0x409a4190 },   /* 0x9868 */
 
 314         { AR5K_PHY(27), 0x050cb081 },
 
 315         { AR5K_PHY(28), 0x0000000f },
 
 316         { AR5K_PHY(29), 0x00000080 },
 
 317         { AR5K_PHY(30), 0x0000000c },
 
 318         { AR5K_PHY(64), 0x00000000 },
 
 319         { AR5K_PHY(65), 0x00000000 },
 
 320         { AR5K_PHY(66), 0x00000000 },
 
 321         { AR5K_PHY(67), 0x00800000 },
 
 322         { AR5K_PHY(68), 0x00000001 },
 
 323         { AR5K_PHY(71), 0x0000092a },
 
 324         { AR5K_PHY_IQ,  0x00000000 },
 
 325         { AR5K_PHY(73), 0x00058a05 },
 
 326         { AR5K_PHY(74), 0x00000001 },
 
 327         { AR5K_PHY(75), 0x00000000 },
 
 328         { AR5K_PHY_PAPD_PROBE, 0x00000000 },
 
 329         { AR5K_PHY(77), 0x00000000 },   /* 0x9934 */
 
 330         { AR5K_PHY(78), 0x00000000 },   /* 0x9938 */
 
 331         { AR5K_PHY(79), 0x0000003f },   /* 0x993c */
 
 332         { AR5K_PHY(80), 0x00000004 },
 
 333         { AR5K_PHY(82), 0x00000000 },
 
 334         { AR5K_PHY(83), 0x00000000 },
 
 335         { AR5K_PHY(84), 0x00000000 },
 
 336         { AR5K_PHY_RADAR, 0x5d50f14c },
 
 337         { AR5K_PHY(86), 0x00000018 },
 
 338         { AR5K_PHY(87), 0x004b6a8e },
 
 339         /* Initial Power table (32bytes)
 
 340          * common on all cards/modes.
 
 341          * Note: Table is rewritten during
 
 342          * txpower setup later using calibration
 
 343          * data etc. so next write is non-common
 
 344         { AR5K_PHY_PCDAC_TXPOWER(1), 0x06ff05ff },
 
 345         { AR5K_PHY_PCDAC_TXPOWER(2), 0x07ff07ff },
 
 346         { AR5K_PHY_PCDAC_TXPOWER(3), 0x08ff08ff },
 
 347         { AR5K_PHY_PCDAC_TXPOWER(4), 0x09ff09ff },
 
 348         { AR5K_PHY_PCDAC_TXPOWER(5), 0x0aff0aff },
 
 349         { AR5K_PHY_PCDAC_TXPOWER(6), 0x0bff0bff },
 
 350         { AR5K_PHY_PCDAC_TXPOWER(7), 0x0cff0cff },
 
 351         { AR5K_PHY_PCDAC_TXPOWER(8), 0x0dff0dff },
 
 352         { AR5K_PHY_PCDAC_TXPOWER(9), 0x0fff0eff },
 
 353         { AR5K_PHY_PCDAC_TXPOWER(10), 0x12ff12ff },
 
 354         { AR5K_PHY_PCDAC_TXPOWER(11), 0x14ff13ff },
 
 355         { AR5K_PHY_PCDAC_TXPOWER(12), 0x16ff15ff },
 
 356         { AR5K_PHY_PCDAC_TXPOWER(13), 0x19ff17ff },
 
 357         { AR5K_PHY_PCDAC_TXPOWER(14), 0x1bff1aff },
 
 358         { AR5K_PHY_PCDAC_TXPOWER(15), 0x1eff1dff },
 
 359         { AR5K_PHY_PCDAC_TXPOWER(16), 0x23ff20ff },
 
 360         { AR5K_PHY_PCDAC_TXPOWER(17), 0x27ff25ff },
 
 361         { AR5K_PHY_PCDAC_TXPOWER(18), 0x2cff29ff },
 
 362         { AR5K_PHY_PCDAC_TXPOWER(19), 0x31ff2fff },
 
 363         { AR5K_PHY_PCDAC_TXPOWER(20), 0x37ff34ff },
 
 364         { AR5K_PHY_PCDAC_TXPOWER(21), 0x3aff3aff },
 
 365         { AR5K_PHY_PCDAC_TXPOWER(22), 0x3aff3aff },
 
 366         { AR5K_PHY_PCDAC_TXPOWER(23), 0x3aff3aff },
 
 367         { AR5K_PHY_PCDAC_TXPOWER(24), 0x3aff3aff },
 
 368         { AR5K_PHY_PCDAC_TXPOWER(25), 0x3aff3aff },
 
 369         { AR5K_PHY_PCDAC_TXPOWER(26), 0x3aff3aff },
 
 370         { AR5K_PHY_PCDAC_TXPOWER(27), 0x3aff3aff },
 
 371         { AR5K_PHY_PCDAC_TXPOWER(28), 0x3aff3aff },
 
 372         { AR5K_PHY_PCDAC_TXPOWER(29), 0x3aff3aff },
 
 373         { AR5K_PHY_PCDAC_TXPOWER(30), 0x3aff3aff },
 
 374         { AR5K_PHY_PCDAC_TXPOWER(31), 0x3aff3aff },*/
 
 375         { AR5K_PHY_CCKTXCTL, 0x00000000 },
 
 376         { AR5K_PHY(642), 0x503e4646 },
 
 377         { AR5K_PHY_GAIN_2GHZ, 0x6480416c },
 
 378         { AR5K_PHY(644), 0x0199a003 },
 
 379         { AR5K_PHY(645), 0x044cd610 },
 
 380         { AR5K_PHY(646), 0x13800040 },
 
 381         { AR5K_PHY(647), 0x1be00060 },
 
 382         { AR5K_PHY(648), 0x0c53800a },
 
 383         { AR5K_PHY(649), 0x0014df3b },
 
 384         { AR5K_PHY(650), 0x000001b5 },
 
 385         { AR5K_PHY(651), 0x00000020 },
 
 388 /* Initial mode-specific settings for AR5211
 
 389  * XXX: how about g / gTurbo ? RF5111 supports it, how about AR5211 ?
 
 390  * Maybe 5211 supports OFDM-only g but we need to test it !
 
 392 static const struct ath5k_ini_mode ar5211_ini_mode[] = {
 
 395                 { 0x00000015, 0x00000015, 0x0000001d } },
 
 396         { AR5K_QUEUE_DFS_LOCAL_IFS(0),
 
 397                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 398         { AR5K_QUEUE_DFS_LOCAL_IFS(1),
 
 399                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 400         { AR5K_QUEUE_DFS_LOCAL_IFS(2),
 
 401                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 402         { AR5K_QUEUE_DFS_LOCAL_IFS(3),
 
 403                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 404         { AR5K_QUEUE_DFS_LOCAL_IFS(4),
 
 405                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 406         { AR5K_QUEUE_DFS_LOCAL_IFS(5),
 
 407                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 408         { AR5K_QUEUE_DFS_LOCAL_IFS(6),
 
 409                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 410         { AR5K_QUEUE_DFS_LOCAL_IFS(7),
 
 411                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 412         { AR5K_QUEUE_DFS_LOCAL_IFS(8),
 
 413                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 414         { AR5K_QUEUE_DFS_LOCAL_IFS(9),
 
 415                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f } },
 
 416         { AR5K_DCU_GBL_IFS_SLOT,
 
 417                 { 0x00000168, 0x000001e0, 0x000001b8 } },
 
 418         { AR5K_DCU_GBL_IFS_SIFS,
 
 419                 { 0x00000230, 0x000001e0, 0x000000b0 } },
 
 420         { AR5K_DCU_GBL_IFS_EIFS,
 
 421                 { 0x00000d98, 0x00001180, 0x00001f48 } },
 
 422         { AR5K_DCU_GBL_IFS_MISC,
 
 423                 { 0x0000a0e0, 0x00014068, 0x00005880 } },
 
 425                 { 0x04000400, 0x08000800, 0x20003000 } },
 
 427                 { 0x0e8d8fa7, 0x0e8d8fcf, 0x01608f95 } },
 
 429                 { 0x00000000, 0x00000003, 0x00000000 } },
 
 431                 { 0x02020200, 0x02020200, 0x02010200 } },
 
 433                 { 0x00000e0e, 0x00000e0e, 0x00000707 } },
 
 435                 { 0x0a020001, 0x0a020001, 0x05010000 } },
 
 437                 { 0x00000e0e, 0x00000e0e, 0x00000e0e } },
 
 439                 { 0x00000007, 0x00000007, 0x0000000b } },
 
 441                 { 0x1372169c, 0x137216a5, 0x137216a8 } },
 
 443                 { 0x0018ba67, 0x0018ba67, 0x0018ba69 } },
 
 445                 { 0x0c28b4e0, 0x0c28b4e0, 0x0c28b4e0 } },
 
 447                 { 0x7e800d2e, 0x7e800d2e, 0x7ec00d2e } },
 
 448         { AR5K_PHY_AGCCOARSE,
 
 449                 { 0x31375d5e, 0x31375d5e, 0x313a5d5e } },
 
 451                 { 0x0000bd10, 0x0000bd10, 0x0000bd38 } },
 
 453                 { 0x0001ce00, 0x0001ce00, 0x0001ce00 } },
 
 455                 { 0x00002710, 0x00002710, 0x0000157c } },
 
 457                 { 0x00000190, 0x00000190, 0x00000084 } },
 
 458         { AR5K_PHY_FRAME_CTL_5211,
 
 459                 { 0x6fe01020, 0x6fe01020, 0x6fe00920 } },
 
 460         { AR5K_PHY_PCDAC_TXPOWER_BASE_5211,
 
 461                 { 0x05ff14ff, 0x05ff14ff, 0x05ff14ff } },
 
 462         { AR5K_RF_BUFFER_CONTROL_4,
 
 463                 { 0x00000010, 0x00000014, 0x00000010 } },
 
 466 /* Initial register settings for AR5212 */
 
 467 static const struct ath5k_ini ar5212_ini[] = {
 
 468         { AR5K_RXDP,            0x00000000 },
 
 469         { AR5K_RXCFG,           0x00000005 },
 
 470         { AR5K_MIBC,            0x00000000 },
 
 471         { AR5K_TOPS,            0x00000008 },
 
 472         { AR5K_RXNOFRM,         0x00000008 },
 
 473         { AR5K_TXNOFRM,         0x00000010 },
 
 474         { AR5K_RPGTO,           0x00000000 },
 
 475         { AR5K_RFCNT,           0x0000001f },
 
 476         { AR5K_QUEUE_TXDP(0),   0x00000000 },
 
 477         { AR5K_QUEUE_TXDP(1),   0x00000000 },
 
 478         { AR5K_QUEUE_TXDP(2),   0x00000000 },
 
 479         { AR5K_QUEUE_TXDP(3),   0x00000000 },
 
 480         { AR5K_QUEUE_TXDP(4),   0x00000000 },
 
 481         { AR5K_QUEUE_TXDP(5),   0x00000000 },
 
 482         { AR5K_QUEUE_TXDP(6),   0x00000000 },
 
 483         { AR5K_QUEUE_TXDP(7),   0x00000000 },
 
 484         { AR5K_QUEUE_TXDP(8),   0x00000000 },
 
 485         { AR5K_QUEUE_TXDP(9),   0x00000000 },
 
 486         { AR5K_DCU_FP,          0x00000000 },
 
 487         { AR5K_DCU_TXP,         0x00000000 },
 
 488         { AR5K_DCU_TX_FILTER_0_BASE,    0x00000000 },
 
 490         { 0x1078, 0x00000000 },
 
 491         { 0x10b8, 0x00000000 },
 
 492         { 0x10f8, 0x00000000 },
 
 493         { 0x1138, 0x00000000 },
 
 494         { 0x1178, 0x00000000 },
 
 495         { 0x11b8, 0x00000000 },
 
 496         { 0x11f8, 0x00000000 },
 
 497         { 0x1238, 0x00000000 },
 
 498         { 0x1278, 0x00000000 },
 
 499         { 0x12b8, 0x00000000 },
 
 500         { 0x12f8, 0x00000000 },
 
 501         { 0x1338, 0x00000000 },
 
 502         { 0x1378, 0x00000000 },
 
 503         { 0x13b8, 0x00000000 },
 
 504         { 0x13f8, 0x00000000 },
 
 505         { 0x1438, 0x00000000 },
 
 506         { 0x1478, 0x00000000 },
 
 507         { 0x14b8, 0x00000000 },
 
 508         { 0x14f8, 0x00000000 },
 
 509         { 0x1538, 0x00000000 },
 
 510         { 0x1578, 0x00000000 },
 
 511         { 0x15b8, 0x00000000 },
 
 512         { 0x15f8, 0x00000000 },
 
 513         { 0x1638, 0x00000000 },
 
 514         { 0x1678, 0x00000000 },
 
 515         { 0x16b8, 0x00000000 },
 
 516         { 0x16f8, 0x00000000 },
 
 517         { 0x1738, 0x00000000 },
 
 518         { 0x1778, 0x00000000 },
 
 519         { 0x17b8, 0x00000000 },
 
 520         { 0x17f8, 0x00000000 },
 
 521         { 0x103c, 0x00000000 },
 
 522         { 0x107c, 0x00000000 },
 
 523         { 0x10bc, 0x00000000 },
 
 524         { 0x10fc, 0x00000000 },
 
 525         { 0x113c, 0x00000000 },
 
 526         { 0x117c, 0x00000000 },
 
 527         { 0x11bc, 0x00000000 },
 
 528         { 0x11fc, 0x00000000 },
 
 529         { 0x123c, 0x00000000 },
 
 530         { 0x127c, 0x00000000 },
 
 531         { 0x12bc, 0x00000000 },
 
 532         { 0x12fc, 0x00000000 },
 
 533         { 0x133c, 0x00000000 },
 
 534         { 0x137c, 0x00000000 },
 
 535         { 0x13bc, 0x00000000 },
 
 536         { 0x13fc, 0x00000000 },
 
 537         { 0x143c, 0x00000000 },
 
 538         { 0x147c, 0x00000000 },
 
 539         { AR5K_DCU_TX_FILTER_CLR, 0x00000000 },
 
 540         { AR5K_DCU_TX_FILTER_SET, 0x00000000 },
 
 541         { AR5K_STA_ID1,         0x00000000 },
 
 542         { AR5K_BSS_ID0,         0x00000000 },
 
 543         { AR5K_BSS_ID1,         0x00000000 },
 
 544         /*{ AR5K_RSSI_THR,      0x00000000 },*/ /* Found on SuperAG cards */
 
 545         { AR5K_BEACON_5211,     0x00000000 },   /* Found on SuperAG cards */
 
 546         { AR5K_CFP_PERIOD_5211, 0x00000000 },   /* Found on SuperAG cards */
 
 547         { AR5K_TIMER0_5211,     0x00000030 },   /* Found on SuperAG cards */
 
 548         { AR5K_TIMER1_5211,     0x0007ffff },   /* Found on SuperAG cards */
 
 549         { AR5K_TIMER2_5211,     0x01ffffff },   /* Found on SuperAG cards */
 
 550         { AR5K_TIMER3_5211,     0x00000031 },   /* Found on SuperAG cards */
 
 551         { AR5K_CFP_DUR_5211,    0x00000000 },   /* Found on SuperAG cards */
 
 552         { AR5K_RX_FILTER_5211,  0x00000000 },
 
 553         { AR5K_DIAG_SW_5211,    0x00000000 },
 
 554         { AR5K_ADDAC_TEST,      0x00000000 },
 
 555         { AR5K_DEFAULT_ANTENNA, 0x00000000 },
 
 556         { 0x8080, 0x00000000 },
 
 557         /*{ 0x805c, 0xffffc7ff },*/ /* Old value */
 
 558         { 0x805c, 0x000fc78f },
 
 559         { AR5K_NAV_5211,        0x00000000 },   /* Not found on recent */
 
 560         { AR5K_RTS_OK_5211,     0x00000000 },   /* dumps but it makes  */
 
 561         { AR5K_RTS_FAIL_5211,   0x00000000 },   /* sense to reset counters */
 
 562         { AR5K_ACK_FAIL_5211,   0x00000000 },   /* since pcu registers */
 
 563         { AR5K_FCS_FAIL_5211,   0x00000000 },   /* are skiped during chan*/
 
 564         { AR5K_BEACON_CNT_5211, 0x00000000 },   /* change */
 
 565         { AR5K_XRMODE,          0x2a82301a },
 
 566         { AR5K_XRDELAY,         0x05dc01e0 },
 
 567         { AR5K_XRTIMEOUT,       0x1f402710 },
 
 568         { AR5K_XRCHIRP,         0x01f40000 },
 
 569         { AR5K_XRSTOMP,         0x00001e1c },
 
 570         { AR5K_SLEEP0,          0x0002aaaa },   /* Found on SuperAG cards */
 
 571         { AR5K_SLEEP1,          0x02005555 },   /* Found on SuperAG cards */
 
 572         { AR5K_SLEEP2,          0x00000000 },   /* Found on SuperAG cards */
 
 573         { AR5K_BSS_IDM0,        0xffffffff },
 
 574         { AR5K_BSS_IDM1,        0x0000ffff },
 
 575         { AR5K_TXPC,            0x00000000 },
 
 576         { AR5K_PROFCNT_TX,      0x00000000 },
 
 577         { AR5K_PROFCNT_RX,      0x00000000 },
 
 578         { AR5K_PROFCNT_RXCLR,   0x00000000 },
 
 579         { AR5K_PROFCNT_CYCLE,   0x00000000 },
 
 580         { 0x80fc, 0x00000088 },
 
 581         { AR5K_RATE_DUR(0),     0x00000000 },
 
 582         { AR5K_RATE_DUR(1),     0x0000008c },
 
 583         { AR5K_RATE_DUR(2),     0x000000e4 },
 
 584         { AR5K_RATE_DUR(3),     0x000002d5 },
 
 585         { AR5K_RATE_DUR(4),     0x00000000 },
 
 586         { AR5K_RATE_DUR(5),     0x00000000 },
 
 587         { AR5K_RATE_DUR(6),     0x000000a0 },
 
 588         { AR5K_RATE_DUR(7),     0x000001c9 },
 
 589         { AR5K_RATE_DUR(8),     0x0000002c },
 
 590         { AR5K_RATE_DUR(9),     0x0000002c },
 
 591         { AR5K_RATE_DUR(10),    0x00000030 },
 
 592         { AR5K_RATE_DUR(11),    0x0000003c },
 
 593         { AR5K_RATE_DUR(12),    0x0000002c },
 
 594         { AR5K_RATE_DUR(13),    0x0000002c },
 
 595         { AR5K_RATE_DUR(14),    0x00000030 },
 
 596         { AR5K_RATE_DUR(15),    0x0000003c },
 
 597         { AR5K_RATE_DUR(16),    0x00000000 },
 
 598         { AR5K_RATE_DUR(17),    0x00000000 },
 
 599         { AR5K_RATE_DUR(18),    0x00000000 },
 
 600         { AR5K_RATE_DUR(19),    0x00000000 },
 
 601         { AR5K_RATE_DUR(20),    0x00000000 },
 
 602         { AR5K_RATE_DUR(21),    0x00000000 },
 
 603         { AR5K_RATE_DUR(22),    0x00000000 },
 
 604         { AR5K_RATE_DUR(23),    0x00000000 },
 
 605         { AR5K_RATE_DUR(24),    0x000000d5 },
 
 606         { AR5K_RATE_DUR(25),    0x000000df },
 
 607         { AR5K_RATE_DUR(26),    0x00000102 },
 
 608         { AR5K_RATE_DUR(27),    0x0000013a },
 
 609         { AR5K_RATE_DUR(28),    0x00000075 },
 
 610         { AR5K_RATE_DUR(29),    0x0000007f },
 
 611         { AR5K_RATE_DUR(30),    0x000000a2 },
 
 612         { AR5K_RATE_DUR(31),    0x00000000 },
 
 613         { 0x8100, 0x00010002},
 
 614         { AR5K_TSF_PARM,        0x00000001 },
 
 615         { 0x8108, 0x000000c0 },
 
 616         { AR5K_PHY_ERR_FIL,     0x00000000 },
 
 617         { 0x8110, 0x00000168 },
 
 618         { 0x8114, 0x00000000 },
 
 619         /* Some kind of table
 
 620          * also notice ...03<-02<-01<-00) */
 
 621         { 0x87c0, 0x03020100 },
 
 622         { 0x87c4, 0x07060504 },
 
 623         { 0x87c8, 0x0b0a0908 },
 
 624         { 0x87cc, 0x0f0e0d0c },
 
 625         { 0x87d0, 0x13121110 },
 
 626         { 0x87d4, 0x17161514 },
 
 627         { 0x87d8, 0x1b1a1918 },
 
 628         { 0x87dc, 0x1f1e1d1c },
 
 630         { 0x87e0, 0x03020100 },
 
 631         { 0x87e4, 0x07060504 },
 
 632         { 0x87e8, 0x0b0a0908 },
 
 633         { 0x87ec, 0x0f0e0d0c },
 
 634         { 0x87f0, 0x13121110 },
 
 635         { 0x87f4, 0x17161514 },
 
 636         { 0x87f8, 0x1b1a1918 },
 
 637         { 0x87fc, 0x1f1e1d1c },
 
 639         /*{ AR5K_PHY_AGC, 0x00000000 },*/
 
 640         { AR5K_PHY(3),  0xad848e19 },
 
 641         { AR5K_PHY(4),  0x7d28e000 },
 
 642         { AR5K_PHY_TIMING_3, 0x9c0a9f6b },
 
 643         { AR5K_PHY_ACT, 0x00000000 },
 
 644         /*{ AR5K_PHY(11), 0x00022ffe },*/
 
 645         /*{ AR5K_PHY(15), 0x00020100 },*/
 
 646         { AR5K_PHY(16), 0x206a017a },
 
 647         /*{ AR5K_PHY(19), 0x1284613c },*/
 
 648         { AR5K_PHY(21), 0x00000859 },
 
 649         { AR5K_PHY(64), 0x00000000 },
 
 650         { AR5K_PHY(65), 0x00000000 },
 
 651         { AR5K_PHY(66), 0x00000000 },
 
 652         { AR5K_PHY(67), 0x00800000 },
 
 653         { AR5K_PHY(68), 0x00000001 },
 
 654         /*{ AR5K_PHY(71), 0x0000092a },*/ /* Old value */
 
 655         { AR5K_PHY(71), 0x00000c80 },
 
 656         { AR5K_PHY_IQ,  0x05100000 },
 
 657         { AR5K_PHY(74), 0x00000001 },
 
 658         { AR5K_PHY(75), 0x00000004 },
 
 659         { AR5K_PHY_TXPOWER_RATE1, 0x1e1f2022 },
 
 660         { AR5K_PHY_TXPOWER_RATE2, 0x0a0b0c0d },
 
 661         { AR5K_PHY_TXPOWER_RATE_MAX, 0x0000003f },
 
 662         /*{ AR5K_PHY(80), 0x00000004 },*/
 
 663         { AR5K_PHY(82), 0x9280b212 },
 
 664         { AR5K_PHY_RADAR, 0x5d50e188 },
 
 665         /*{ AR5K_PHY(86), 0x000000ff },*/
 
 666         { AR5K_PHY(87), 0x004b6a8e },
 
 667         { AR5K_PHY(90), 0x000003ce },
 
 668         { AR5K_PHY(92), 0x192fb515 },
 
 669         /*{ AR5K_PHY(93), 0x00000000 },*/
 
 670         { AR5K_PHY(94), 0x00000001 },
 
 671         { AR5K_PHY(95), 0x00000000 },
 
 672         /*{ AR5K_PHY(644), 0x0080a333 },*/ /* Old value */
 
 673         /*{ AR5K_PHY(645), 0x00206c10 },*/ /* Old value */
 
 674         { AR5K_PHY(644), 0x00806333 },
 
 675         { AR5K_PHY(645), 0x00106c10 },
 
 676         { AR5K_PHY(646), 0x009c4060 },
 
 677         { AR5K_PHY(647), 0x1483800a },
 
 678         /* { AR5K_PHY(648), 0x018830c6 },*/ /* 2413/2425 */
 
 679         { AR5K_PHY(648), 0x01831061 },
 
 680         { AR5K_PHY(649), 0x00000400 },
 
 681         /*{ AR5K_PHY(650), 0x000001b5 },*/
 
 682         { AR5K_PHY(651), 0x00000000 },
 
 683         { AR5K_PHY_TXPOWER_RATE3, 0x20202020 },
 
 684         { AR5K_PHY_TXPOWER_RATE2, 0x20202020 },
 
 685         /*{ AR5K_PHY(655), 0x13c889af },*/
 
 686         { AR5K_PHY(656), 0x38490a20 },
 
 687         { AR5K_PHY(657), 0x00007bb6 },
 
 688         { AR5K_PHY(658), 0x0fff3ffc },
 
 689         /*{ AR5K_PHY_CCKTXCTL, 0x00000000 },*/
 
 692 /* Initial mode-specific settings for AR5212 (Written before ar5212_ini) */
 
 693 static const struct ath5k_ini_mode ar5212_ini_mode_start[] = {
 
 695         /*        a/XR        aTurbo      b           g (DYN)     gTurbo */
 
 696                 { 0x00000008, 0x00000008, 0x0000000b, 0x0000000e, 0x0000000e } },
 
 698                 { 0x00000007, 0x00000007, 0x00000007, 0x00000007, 0x00000007 } },
 
 699         { AR5K_QUEUE_DFS_LOCAL_IFS(0),
 
 700                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 701         { AR5K_QUEUE_DFS_LOCAL_IFS(1),
 
 702                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 703         { AR5K_QUEUE_DFS_LOCAL_IFS(2),
 
 704                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 705         { AR5K_QUEUE_DFS_LOCAL_IFS(3),
 
 706                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 707         { AR5K_QUEUE_DFS_LOCAL_IFS(4),
 
 708                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 709         { AR5K_QUEUE_DFS_LOCAL_IFS(5),
 
 710                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 711         { AR5K_QUEUE_DFS_LOCAL_IFS(6),
 
 712                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 713         { AR5K_QUEUE_DFS_LOCAL_IFS(7),
 
 714                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 715         { AR5K_QUEUE_DFS_LOCAL_IFS(8),
 
 716                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 717         { AR5K_QUEUE_DFS_LOCAL_IFS(9),
 
 718                 { 0x002ffc0f, 0x002ffc0f, 0x002ffc1f, 0x002ffc0f, 0x002ffc0f } },
 
 719         { AR5K_DCU_GBL_IFS_SIFS,
 
 720                 { 0x00000230, 0x000001e0, 0x000000b0, 0x00000160, 0x000001e0 } },
 
 721         { AR5K_DCU_GBL_IFS_SLOT,
 
 722                 { 0x00000168, 0x000001e0, 0x000001b8, 0x0000018c, 0x000001e0 } },
 
 723         { AR5K_DCU_GBL_IFS_EIFS,
 
 724                 { 0x00000e60, 0x00001180, 0x00001f1c, 0x00003e38, 0x00001180 } },
 
 725         { AR5K_DCU_GBL_IFS_MISC,
 
 726                 { 0x0000a0e0, 0x00014068, 0x00005880, 0x0000b0e0, 0x00014068 } },
 
 728                 { 0x03e803e8, 0x06e006e0, 0x04200420, 0x08400840, 0x06e006e0 } },
 
 730                 { 0x00000000, 0x00000003, 0x00000000, 0x00000000, 0x00000003 } },
 
 732                 { 0x02020200, 0x02020200, 0x02010200, 0x02020200, 0x02020200 } },
 
 734                 { 0x00000e0e, 0x00000e0e, 0x00000707, 0x00000e0e, 0x00000e0e } },
 
 736                 { 0x1372161c, 0x13721c25, 0x13721722, 0x137216a2, 0x13721c25 } },
 
 738                 { 0x00009d10, 0x00009d10, 0x00009d18, 0x00009d18, 0x00009d18 } },
 
 740                 { 0x0001ce00, 0x0001ce00, 0x0001ce00, 0x0001ce00, 0x0001ce00 } },
 
 742                 { 0x409a4190, 0x409a4190, 0x409a4190, 0x409a4190, 0x409a4190 } },
 
 744                 { 0x000001b8, 0x000001b8, 0x00000084, 0x00000108, 0x000001b8 } },
 
 746                 { 0x10058a05, 0x10058a05, 0x10058a05, 0x10058a05, 0x10058a05 } },
 
 748                 { 0x00000000, 0x00000000, 0x00000000, 0x00000108, 0x00000000 } },
 
 751 /* Initial mode-specific settings for AR5212 + RF5111 (Written after ar5212_ini) */
 
 752 /* New dump pending */
 
 753 static const struct ath5k_ini_mode ar5212_rf5111_ini_mode_end[] = {
 
 754         { AR5K_PHY(640), /* This one differs from ar5212_ini_mode_start ! */
 
 755         /*        a/XR        aTurbo      b           g (DYN)     gTurbo */
 
 756                 { 0x00000000, 0x00000000, 0x00000003, 0x00000006, 0x00000006 } },
 
 758                 { 0x00008015, 0x00008015, 0x00008015, 0x00008015, 0x00008015 } },
 
 760                 { 0x128d8fa7, 0x09880fcf, 0x04e00f95, 0x12e00fab, 0x09880fcf } },
 
 762                 { 0x0a020001, 0x0a020001, 0x05010100, 0x0a020001, 0x0a020001 } },
 
 764                 { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
 
 766                 { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
 
 768                 { 0x0018da5a, 0x0018da5a, 0x0018ca69, 0x0018ca69, 0x0018ca69 } },
 
 770                 { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0 } },
 
 772                 { 0x7e800d2e, 0x7e800d2e, 0x7ee84d2e, 0x7ee84d2e, 0x7e800d2e } },
 
 773         { AR5K_PHY_AGCCOARSE,
 
 774                 { 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e, 0x3137615e } },
 
 776                 { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb080, 0x050cb080 } },
 
 778                 { 0x00002710, 0x00002710, 0x0000157c, 0x00002af8, 0x00002710 } },
 
 779         { AR5K_PHY_FRAME_CTL_5211,
 
 780                 { 0xf7b81020, 0xf7b81020, 0xf7b80d20, 0xf7b81020, 0xf7b81020 } },
 
 781         { AR5K_PHY_GAIN_2GHZ,
 
 782                 { 0x642c416a, 0x642c416a, 0x6440416a, 0x6440416a, 0x6440416a } },
 
 784                 { 0x1883800a, 0x1883800a, 0x1873800a, 0x1883800a, 0x1883800a } },
 
 786                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 788                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 790                 { 0x00022ffe, 0x00022ffe, 0x00022ffe, 0x00022ffe, 0x00022ffe } },
 
 792                 { 0x00020100, 0x00020100, 0x00020100, 0x00020100, 0x00020100 } },
 
 794                 { 0x1284613c, 0x1284613c, 0x1284613c, 0x1284613c, 0x1284613c } },
 
 795         { AR5K_PHY_PAPD_PROBE,
 
 796                 { 0x00004883, 0x00004883, 0x00004883, 0x00004883, 0x00004883 } },
 
 798                 { 0x00000004, 0x00000004, 0x00000004, 0x00000004, 0x00000004 } },
 
 800                 { 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff } },
 
 802                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 804                 { 0x00000018, 0x00000018, 0x00000018, 0x00000018, 0x00000018 } },
 
 806                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 808                 { 0xd03e6788, 0xd03e6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
 
 810                 { 0x000001b5, 0x000001b5, 0x000001b5, 0x000001b5, 0x000001b5 } },
 
 812                 { 0x13c889af, 0x13c889af, 0x13c889af, 0x13c889af, 0x13c889af } },
 
 815 /* Initial mode-specific settings for AR5212 + RF5112 (Written after ar5212_ini) */
 
 816 /* XXX: No dumps for turbog yet, but i found settings from old values so it should be ok */
 
 817 static const struct ath5k_ini_mode ar5212_rf5112_ini_mode_end[] = {
 
 819         /*        a/XR        aTurbo      b           g (DYN)     gTurbo */
 
 820                 { 0x00008015, 0x00008015, 0x00008015, 0x00008015, 0x00008015 } },
 
 822                 { 0x128d93a7, 0x098813cf, 0x04e01395, 0x12e013ab, 0x098813cf } },
 
 824                 { 0x0a020001, 0x0a020001, 0x05020100, 0x0a020001, 0x0a020001 } },
 
 826                 { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
 
 828                 { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
 
 830                 { 0x0018da6d, 0x0018da6d, 0x0018ca75, 0x0018ca75, 0x0018ca75 } },
 
 832                 { 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0, 0x0de8b4e0 } },
 
 834                 { 0x7e800d2e, 0x7e800d2e, 0x7ee80d2e, 0x7ee80d2e, 0x7ee80d2e } },
 
 835         { AR5K_PHY_AGCCOARSE,
 
 836                 { 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e, 0x3137665e } },
 
 838                 { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081 } },
 
 840                 { 0x000007d0, 0x000007d0, 0x0000044c, 0x00000898, 0x000007d0 } },
 
 841         { AR5K_PHY_FRAME_CTL_5211,
 
 842                 { 0xf7b81020, 0xf7b81020, 0xf7b80d10, 0xf7b81010, 0xf7b81010 } },
 
 844                 { 0x00000000, 0x00000000, 0x00000008, 0x00000008, 0x00000008 } },
 
 846                 { 0xd6be6788, 0xd6be6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
 
 847         { AR5K_PHY_GAIN_2GHZ,
 
 848                 { 0x642c0140, 0x642c0140, 0x6442c160, 0x6442c160, 0x6442c160 } },
 
 850                 { 0x1883800a, 0x1883800a, 0x1873800a, 0x1883800a, 0x1883800a } },
 
 852                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 854                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 856                 { 0x00022ffe, 0x00022ffe, 0x00022ffe, 0x00022ffe, 0x00022ffe } },
 
 858                 { 0x00020100, 0x00020100, 0x00020100, 0x00020100, 0x00020100 } },
 
 860                 { 0x1284613c, 0x1284613c, 0x1284613c, 0x1284613c, 0x1284613c } },
 
 861         { AR5K_PHY_PAPD_PROBE,
 
 862                 { 0x00004882, 0x00004882, 0x00004882, 0x00004882, 0x00004882 } },
 
 864                 { 0x00000004, 0x00000004, 0x00000004, 0x00000004, 0x00000004 } },
 
 866                 { 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff } },
 
 868                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 870                 { 0x000001b5, 0x000001b5, 0x000001b5, 0x000001b5, 0x000001b5 } },
 
 872                 { 0x13c889af, 0x13c889af, 0x13c889af, 0x13c889af, 0x13c889af } },
 
 875 /* Initial mode-specific settings for RF5413/5414 (Written after ar5212_ini) */
 
 876 /* XXX: No dumps for turbog yet, so turbog is the same with g here with some
 
 877  * minor tweaking based on dumps from other chips */
 
 878 static const struct ath5k_ini_mode rf5413_ini_mode_end[] = {
 
 880         /*        a/XR        aTurbo      b           g           gTurbo */
 
 881                 { 0x00000015, 0x00000015, 0x00000015, 0x00000015, 0x00000015 } },
 
 883                 { 0x128d93a7, 0x098813cf, 0x04e01395, 0x12e013ab, 0x098813cf } },
 
 885                 { 0x0a020001, 0x0a020001, 0x05020100, 0x0a020001, 0x0a020001 } },
 
 887                 { 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e, 0x00000e0e } },
 
 889                 { 0x00000007, 0x00000007, 0x0000000b, 0x0000000b, 0x0000000b } },
 
 891                 { 0x0018fa61, 0x0018fa61, 0x001a1a63, 0x001a1a63, 0x001a1a63 } },
 
 893                 { 0x0c98b4e0, 0x0c98b4e0, 0x0c98b0da, 0x0c98b0da, 0x0c98b0da } },
 
 895                 { 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e, 0x7ec80d2e } },
 
 896         { AR5K_PHY_AGCCOARSE,
 
 897                 { 0x3139605e, 0x3139605e, 0x3139605e, 0x3139605e, 0x3139605e } },
 
 899                 { 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081, 0x050cb081 } },
 
 901                 { 0x000007d0, 0x000007d0, 0x0000044c, 0x00000898, 0x000007d0 } },
 
 902         { AR5K_PHY_FRAME_CTL_5211,
 
 903                 { 0xf7b81000, 0xf7b81000, 0xf7b80d00, 0xf7b81000, 0xf7b81000 } },
 
 905                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 907                 { 0xd6be6788, 0xd6be6788, 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
 
 908         { AR5K_PHY_GAIN_2GHZ,
 
 909                 { 0x002ec1e0, 0x002ec1e0, 0x002ac120, 0x002ac120, 0x002ac120 } },
 
 911                 { 0x1883800a, 0x1883800a, 0x1863800a, 0x1883800a, 0x1883800a } },
 
 913                 { 0x18010000, 0x18010000, 0x18010000, 0x18010000, 0x18010000 } },
 
 915                 { 0x30032602, 0x30032602, 0x30032602, 0x30032602, 0x30032602 } },
 
 917                 { 0x48073e06, 0x48073e06, 0x48073e06, 0x48073e06, 0x48073e06 } },
 
 919                 { 0x560b4c0a, 0x560b4c0a, 0x560b4c0a, 0x560b4c0a, 0x560b4c0a } },
 
 921                 { 0x641a600f, 0x641a600f, 0x641a600f, 0x641a600f, 0x641a600f } },
 
 923                 { 0x784f6e1b, 0x784f6e1b, 0x784f6e1b, 0x784f6e1b, 0x784f6e1b } },
 
 925                 { 0x868f7c5a, 0x868f7c5a, 0x868f7c5a, 0x868f7c5a, 0x868f7c5a } },
 
 927                 { 0x90cf865b, 0x90cf865b, 0x8ecf865b, 0x8ecf865b, 0x8ecf865b } },
 
 929                 { 0x9d4f970f, 0x9d4f970f, 0x9b4f970f, 0x9b4f970f, 0x9b4f970f } },
 
 931                 { 0xa7cfa38f, 0xa7cfa38f, 0xa3cf9f8f, 0xa3cf9f8f, 0xa3cf9f8f } },
 
 933                 { 0xb55faf1f, 0xb55faf1f, 0xb35faf1f, 0xb35faf1f, 0xb35faf1f } },
 
 935                 { 0xbddfb99f, 0xbddfb99f, 0xbbdfb99f, 0xbbdfb99f, 0xbbdfb99f } },
 
 937                 { 0xcb7fc53f, 0xcb7fc53f, 0xcb7fc73f, 0xcb7fc73f, 0xcb7fc73f } },
 
 939                 { 0xd5ffd1bf, 0xd5ffd1bf, 0xd3ffd1bf, 0xd3ffd1bf, 0xd3ffd1bf } },
 
 941                 { 0x000003e0, 0x000003e0, 0x000003e0, 0x000003e0, 0x000003e0 } },
 
 943                 { 0x00000010, 0x00000010, 0x00000010, 0x00000010, 0x00000010 } },
 
 945                 { 0x0000000f, 0x0000000f, 0x0000000f, 0x0000000f, 0x0000000f } },
 
 947                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 949                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 951                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 953                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 955                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 957                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 959                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 961                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 963                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 965                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 967                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 969                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 971                 { 0x800003f9, 0x800003f9, 0x800003f9, 0x800003f9, 0x800003f9 } },
 
 973                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 975                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 977                 { 0x0000a000, 0x0000a000, 0x0000a000, 0x0000a000, 0x0000a000 } },
 
 979                 { 0x00200400, 0x00200400, 0x00200400, 0x00200400, 0x00200400 } },
 
 981                 { 0x1284233c, 0x1284233c, 0x1284233c, 0x1284233c, 0x1284233c } },
 
 983                 { 0x0000001f, 0x0000001f, 0x0000001f, 0x0000001f, 0x0000001f } },
 
 985                 { 0x00000080, 0x00000080, 0x00000080, 0x00000080, 0x00000080 } },
 
 987                 { 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e, 0x0000000e } },
 
 989                 { 0x00081fff, 0x00081fff, 0x00081fff, 0x00081fff, 0x00081fff } },
 
 991                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 993                 { 0x02800000, 0x02800000, 0x02800000, 0x02800000, 0x02800000 } },
 
 995                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 997                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
 999                 { 0xaaaaaaaa, 0xaaaaaaaa, 0xaaaaaaaa, 0xaaaaaaaa, 0xaaaaaaaa } },
 
1001                 { 0x3c466478, 0x3c466478, 0x3c466478, 0x3c466478, 0x3c466478 } },
 
1003                 { 0x000000aa, 0x000000aa, 0x000000aa, 0x000000aa, 0x000000aa } },
 
1005                 { 0x0000000c, 0x0000000c, 0x0000000c, 0x0000000c, 0x0000000c } },
 
1007                 { 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff, 0x000000ff } },
 
1008         { AR5K_PHY_SPENDING,
 
1009                 { 0x00000014, 0x00000014, 0x00000014, 0x00000014, 0x00000014 } },
 
1011                 { 0x000009b5, 0x000009b5, 0x000009b5, 0x000009b5, 0x000009b5 } },
 
1013                 { 0x93c889af, 0x93c889af, 0x93c889af, 0x93c889af, 0x93c889af } },
 
1015                 { 0x00000001, 0x00000001, 0x00000001, 0x00000001, 0x00000001 } },
 
1017                 { 0x0000a000, 0x0000a000, 0x0000a000, 0x0000a000, 0x0000a000 } },
 
1019                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
1021                 { 0x0cc75380, 0x0cc75380, 0x0cc75380, 0x0cc75380, 0x0cc75380 } },
 
1023                 { 0x0f0f0f01, 0x0f0f0f01, 0x0f0f0f01, 0x0f0f0f01, 0x0f0f0f01 } },
 
1025                 { 0x5f690f01, 0x5f690f01, 0x5f690f01, 0x5f690f01, 0x5f690f01 } },
 
1027                 { 0x00418a11, 0x00418a11, 0x00418a11, 0x00418a11, 0x00418a11 } },
 
1029                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
1031                 { 0x0c30c16a, 0x0c30c16a, 0x0c30c16a, 0x0c30c16a, 0x0c30c16a } },
 
1033                 { 0x00820820, 0x00820820, 0x00820820, 0x00820820, 0x00820820 } },
 
1035                 { 0x081b7caa, 0x081b7caa, 0x081b7caa, 0x081b7caa, 0x081b7caa } },
 
1037                 { 0x1ce739ce, 0x1ce739ce, 0x1ce739ce, 0x1ce739ce, 0x1ce739ce } },
 
1039                 { 0x051701ce, 0x051701ce, 0x051701ce, 0x051701ce, 0x051701ce } },
 
1041                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
1043                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
1045                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
1047                 { 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000 } },
 
1049                 { 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff } },
 
1051                 { 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff } },
 
1053                 { 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff, 0x3fffffff } },
 
1055                 { 0x0003ffff, 0x0003ffff, 0x0003ffff, 0x0003ffff, 0x0003ffff } },
 
1057                 { 0x79a8aa1f, 0x79a8aa1f, 0x79a8aa1f, 0x79a8aa1f, 0x79a8aa1f } },
 
1059                 { 0x066c420f, 0x066c420f, 0x066c420f, 0x066c420f, 0x066c420f } },
 
1061                 { 0x0f282207, 0x0f282207, 0x0f282207, 0x0f282207, 0x0f282207 } },
 
1063                 { 0x17601685, 0x17601685, 0x17601685, 0x17601685, 0x17601685 } },
 
1065                 { 0x1f801104, 0x1f801104, 0x1f801104, 0x1f801104, 0x1f801104 } },
 
1067                 { 0x37a00c03, 0x37a00c03, 0x37a00c03, 0x37a00c03, 0x37a00c03 } },
 
1069                 { 0x3fc40883, 0x3fc40883, 0x3fc40883, 0x3fc40883, 0x3fc40883 } },
 
1071                 { 0x57c00803, 0x57c00803, 0x57c00803, 0x57c00803, 0x57c00803 } },
 
1073                 { 0x5fd80682, 0x5fd80682, 0x5fd80682, 0x5fd80682, 0x5fd80682 } },
 
1075                 { 0x7fe00482, 0x7fe00482, 0x7fe00482, 0x7fe00482, 0x7fe00482 } },
 
1077                 { 0x7f3c7bba, 0x7f3c7bba, 0x7f3c7bba, 0x7f3c7bba, 0x7f3c7bba } },
 
1079                 { 0xf3307ff0, 0xf3307ff0, 0xf3307ff0, 0xf3307ff0, 0xf3307ff0 } },
 
1082 /* Initial mode-specific settings for RF2413/2414 (Written after ar5212_ini) */
 
1083 /* XXX: No dumps for turbog yet, so turbog is the same with g here with some
 
1084  * minor tweaking based on dumps from other chips */
 
1085 static const struct ath5k_ini_mode rf2413_ini_mode_end[] = {
 
1088                 { 0x00000015, 0x00000015, 0x00000015 } },
 
1090                 { 0x04e01395, 0x12e013ab, 0x098813cf } },
 
1092                 { 0x05020000, 0x0a020001, 0x0a020001 } },
 
1094                 { 0x00000e00, 0x00000e00, 0x00000e00 } },
 
1096                 { 0x0000000a, 0x0000000a, 0x0000000a } },
 
1098                 { 0x001a6a64, 0x001a6a64, 0x001a6a64 } },
 
1100                 { 0x0de8b0da, 0x0c98b0da, 0x0c98b0da } },
 
1102                 { 0x7ee80d2e, 0x7ec80d2e, 0x7ec80d2e } },
 
1103         { AR5K_PHY_AGCCOARSE,
 
1104                 { 0x3137665e, 0x3139605e, 0x3139605e } },
 
1106                 { 0x050cb081, 0x050cb081, 0x050cb081 } },
 
1107         { AR5K_PHY_RX_DELAY,
 
1108                 { 0x0000044c, 0x00000898, 0x000007d0 } },
 
1109         { AR5K_PHY_FRAME_CTL_5211,
 
1110                 { 0xf7b80d00, 0xf7b81000, 0xf7b81000 } },
 
1111         { AR5K_PHY_CCKTXCTL,
 
1112                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1114                 { 0xd03e6788, 0xd03e6788, 0xd03e6788 } },
 
1115         { AR5K_PHY_GAIN_2GHZ,
 
1116                 { 0x0042c140, 0x0042c140, 0x0042c140 } },
 
1118                 { 0x1863800a, 0x1883800a, 0x1883800a } },
 
1120                 { 0x000003e0, 0x000003e0, 0x000003e0 } },
 
1122                 { 0x0000000f, 0x0000000f, 0x0000000f } },
 
1124                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1126                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1128                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1130                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1132                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1134                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1136                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1138                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1140                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1142                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1144                 { 0x800000a8, 0x800000a8, 0x800000a8 } },
 
1146                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1148                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1150                 { 0x0000a000, 0x0000a000, 0x0000a000 } },
 
1152                 { 0x00200400, 0x00200400, 0x00200400 } },
 
1154                 { 0x1284233c, 0x1284233c, 0x1284233c } },
 
1156                 { 0x0000001f, 0x0000001f, 0x0000001f } },
 
1158                 { 0x00000080, 0x00000080, 0x00000080 } },
 
1160                 { 0x0000000e, 0x0000000e, 0x0000000e } },
 
1162                 { 0x000000ff, 0x000000ff, 0x000000ff } },
 
1164                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1166                 { 0x02800000, 0x02800000, 0x02800000 } },
 
1168                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1170                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1172                 { 0xaaaaaaaa, 0xaaaaaaaa, 0xaaaaaaaa } },
 
1174                 { 0x3c466478, 0x3c466478, 0x3c466478 } },
 
1176                 { 0x000000aa, 0x000000aa, 0x000000aa } },
 
1178                 { 0x0000000c, 0x0000000c, 0x0000000c } },
 
1180                 { 0x000000ff, 0x000000ff, 0x000000ff } },
 
1181         { AR5K_PHY_SPENDING,
 
1182                 { 0x00000014, 0x00000014, 0x00000014 } },
 
1184                 { 0x000009b5, 0x000009b5, 0x000009b5 } },
 
1186                 { 0x93c889af, 0x93c889af, 0x93c889af } },
 
1188                 { 0x00000001, 0x00000001, 0x00000001 } },
 
1190                 { 0x0000a000, 0x0000a000, 0x0000a000 } },
 
1192                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1194                 { 0x0cc75380, 0x0cc75380, 0x0cc75380 } },
 
1196                 { 0x0f0f0f01, 0x0f0f0f01, 0x0f0f0f01 } },
 
1198                 { 0x5f690f01, 0x5f690f01, 0x5f690f01 } },
 
1200                 { 0x00418a11, 0x00418a11, 0x00418a11 } },
 
1202                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1204                 { 0x0c30c16a, 0x0c30c16a, 0x0c30c16a } },
 
1206                 { 0x00820820, 0x00820820, 0x00820820 } },
 
1208                 { 0x001b7caa, 0x001b7caa, 0x001b7caa } },
 
1210                 { 0x1ce739ce, 0x1ce739ce, 0x1ce739ce } },
 
1212                 { 0x051701ce, 0x051701ce, 0x051701ce } },
 
1214                 { 0x18010000, 0x18010000, 0x18010000 } },
 
1216                 { 0x30032602, 0x30032602, 0x30032602 } },
 
1218                 { 0x48073e06, 0x48073e06, 0x48073e06 } },
 
1220                 { 0x560b4c0a, 0x560b4c0a, 0x560b4c0a } },
 
1222                 { 0x641a600f, 0x641a600f, 0x641a600f } },
 
1224                 { 0x784f6e1b, 0x784f6e1b, 0x784f6e1b } },
 
1226                 { 0x868f7c5a, 0x868f7c5a, 0x868f7c5a } },
 
1228                 { 0x8ecf865b, 0x8ecf865b, 0x8ecf865b } },
 
1230                 { 0x9d4f970f, 0x9d4f970f, 0x9d4f970f } },
 
1232                 { 0xa5cfa18f, 0xa5cfa18f, 0xa5cfa18f } },
 
1234                 { 0xb55faf1f, 0xb55faf1f, 0xb55faf1f } },
 
1236                 { 0xbddfb99f, 0xbddfb99f, 0xbddfb99f } },
 
1238                 { 0xcd7fc73f, 0xcd7fc73f, 0xcd7fc73f } },
 
1240                 { 0xd5ffd1bf, 0xd5ffd1bf, 0xd5ffd1bf } },
 
1242                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1244                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1246                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1248                 { 0x00000000, 0x00000000, 0x00000000 } },
 
1250                 { 0x3fffffff, 0x3fffffff, 0x3fffffff } },
 
1252                 { 0x3fffffff, 0x3fffffff, 0x3fffffff } },
 
1254                 { 0x3fffffff, 0x3fffffff, 0x3fffffff } },
 
1256                 { 0x0003ffff, 0x0003ffff, 0x0003ffff } },
 
1258                 { 0x79a8aa1f, 0x79a8aa1f, 0x79a8aa1f } },
 
1260                 { 0x066c420f, 0x066c420f, 0x066c420f } },
 
1262                 { 0x0f282207, 0x0f282207, 0x0f282207 } },
 
1264                 { 0x17601685, 0x17601685, 0x17601685 } },
 
1266                 { 0x1f801104, 0x1f801104, 0x1f801104 } },
 
1268                 { 0x37a00c03, 0x37a00c03, 0x37a00c03 } },
 
1270                 { 0x3fc40883, 0x3fc40883, 0x3fc40883 } },
 
1272                 { 0x57c00803, 0x57c00803, 0x57c00803 } },
 
1274                 { 0x5fd80682, 0x5fd80682, 0x5fd80682 } },
 
1276                 { 0x7fe00482, 0x7fe00482, 0x7fe00482 } },
 
1278                 { 0x7f3c7bba, 0x7f3c7bba, 0x7f3c7bba } },
 
1280                 { 0xf3307ff0, 0xf3307ff0, 0xf3307ff0 } },
 
1283 /* Initial mode-specific settings for RF2425 (Written after ar5212_ini) */
 
1284 /* XXX: No dumps for turbog yet, so turbog is the same with g here with some
 
1285  * minor tweaking based on dumps from other chips */
 
1286 static const struct ath5k_ini_mode rf2425_ini_mode_end[] = {
 
1289                 { 0x00000015, 0x00000015 } },
 
1291                 { 0x12e013ab, 0x098813cf } },
 
1293                 { 0x00000000, 0x00000003 } },
 
1295                 { 0x0a020001, 0x0a020001 } },
 
1297                 { 0x00000e0e, 0x00000e0e } },
 
1299                 { 0x0000000b, 0x0000000b } },
 
1301                 { 0x13721422, 0x13721422 } },
 
1303                 { 0x00199a65, 0x00199a65 } },
 
1305                 { 0x0c98b0da, 0x0c98b0da } },
 
1307                 { 0x7ec80d2e, 0x7ec80d2e } },
 
1308         { AR5K_PHY_AGCCOARSE,
 
1309                 { 0x3139605e, 0x3139605e } },
 
1311                 { 0x050cb081, 0x050cb081 } },
 
1312         { AR5K_PHY_RX_DELAY,
 
1313                 { 0x00000898, 0x000007d0 } },
 
1314         { AR5K_PHY_FRAME_CTL_5211,
 
1315                 { 0xf7b81000, 0xf7b81000 } },
 
1316         { AR5K_PHY_CCKTXCTL,
 
1317                 { 0x00000000, 0x00000000 } },
 
1319                 { 0xd03e6788, 0xd03e6788 } },
 
1320         { AR5K_PHY_GAIN_2GHZ,
 
1321                 { 0x0052c140, 0x0052c140 } },
 
1323                 { 0x1883800a, 0x1883800a } },
 
1325                 { 0xa7cfa7cf, 0xa7cfa7cf } },
 
1327                 { 0xa7cfa7cf, 0xa7cfa7cf } },
 
1329                 { 0xa7cfa7cf, 0xa7cfa7cf } },
 
1331                 { 0xa7cfa7cf, 0xa7cfa7cf } },
 
1333                 { 0xa7cfa7cf, 0xa7cfa7cf } },
 
1335                 { 0x000003e0, 0x000003e0 } },
 
1337                 { 0x0000000f, 0x0000000f } },
 
1339                 { 0x00000000, 0x00000000 } },
 
1341                 { 0x00000000, 0x00000000 } },
 
1343                 { 0x00000000, 0x00000000 } },
 
1345                 { 0x00000000, 0x00000000 } },
 
1347                 { 0x00000000, 0x00000000 } },
 
1349                 { 0x00000000, 0x00000000 } },
 
1351                 { 0x00000000, 0x00000000 } },
 
1353                 { 0x00000000, 0x00000000 } },
 
1355                 { 0x00000000, 0x00000000 } },
 
1357                 { 0x00000000, 0x00000000 } },
 
1359                 { 0x00000000, 0x00000000 } },
 
1361                 { 0x00000000, 0x00000000 } },
 
1363                 { 0x800003f9, 0x800003f9 } },
 
1365                 { 0x00000000, 0x00000000 } },
 
1367                 { 0x00000000, 0x00000000 } },
 
1369                 { 0x0000a000, 0x0000a000 } },
 
1371                 { 0x00200400, 0x00200400 } },
 
1373                 { 0x1284233c, 0x1284233c } },
 
1375                 { 0x0000001f, 0x0000001f } },
 
1377                 { 0x00000080, 0x00000080 } },
 
1379                 { 0x0000000e, 0x0000000e } },
 
1381                 { 0x00081fff, 0x00081fff } },
 
1383                 { 0x00000000, 0x00000000 } },
 
1385                 { 0x02800000, 0x02800000 } },
 
1387                 { 0x00000000, 0x00000000 } },
 
1389                 { 0xfebadbe8, 0xfebadbe8 } },
 
1391                 { 0x00000000, 0x00000000 } },
 
1393                 { 0xaaaaaaaa, 0xaaaaaaaa } },
 
1395                 { 0x3c466478, 0x3c466478 } },
 
1397                 { 0x000000aa, 0x000000aa } },
 
1399                 { 0x0000000c, 0x0000000c } },
 
1401                 { 0x000000ff, 0x000000ff } },
 
1402         { AR5K_PHY_SPENDING,
 
1403                 { 0x00000014, 0x00000014 } },
 
1405                 { 0x000009b5, 0x000009b5 } },
 
1406         { AR5K_PHY_TXPOWER_RATE3,
 
1407                 { 0x20202020, 0x20202020 } },
 
1408         { AR5K_PHY_TXPOWER_RATE4,
 
1409                 { 0x20202020, 0x20202020 } },
 
1411                 { 0x93c889af, 0x93c889af } },
 
1413                 { 0x00000001, 0x00000001 } },
 
1415                 { 0x0000a000, 0x0000a000 } },
 
1417                 { 0x00000000, 0x00000000 } },
 
1419                 { 0x0cc75380, 0x0cc75380 } },
 
1421                 { 0x0f0f0f01, 0x0f0f0f01 } },
 
1423                 { 0x5f690f01, 0x5f690f01 } },
 
1425                 { 0x00418a11, 0x00418a11 } },
 
1427                 { 0x00000000, 0x00000000 } },
 
1429                 { 0x0c30c166, 0x0c30c166 } },
 
1431                 { 0x00820820, 0x00820820 } },
 
1433                 { 0x081a3caa, 0x081a3caa } },
 
1435                 { 0x1ce739ce, 0x1ce739ce } },
 
1437                 { 0x051701ce, 0x051701ce } },
 
1439                 { 0x16010000, 0x16010000 } },
 
1441                 { 0x2c032402, 0x2c032402 } },
 
1443                 { 0x48433e42, 0x48433e42 } },
 
1445                 { 0x5a0f500b, 0x5a0f500b } },
 
1447                 { 0x6c4b624a, 0x6c4b624a } },
 
1449                 { 0x7e8b748a, 0x7e8b748a } },
 
1451                 { 0x96cf8ccb, 0x96cf8ccb } },
 
1453                 { 0xa34f9d0f, 0xa34f9d0f } },
 
1455                 { 0xa7cfa58f, 0xa7cfa58f } },
 
1457                 { 0x3fffffff, 0x3fffffff } },
 
1459                 { 0x3fffffff, 0x3fffffff } },
 
1461                 { 0x3fffffff, 0x3fffffff } },
 
1463                 { 0x0003ffff, 0x0003ffff } },
 
1465                 { 0x79a8aa1f, 0x79a8aa1f } },
 
1467                 { 0x066c420f, 0x066c420f } },
 
1469                 { 0x0f282207, 0x0f282207 } },
 
1471                 { 0x17601685, 0x17601685 } },
 
1473                 { 0x1f801104, 0x1f801104 } },
 
1475                 { 0x37a00c03, 0x37a00c03 } },
 
1477                 { 0x3fc40883, 0x3fc40883 } },
 
1479                 { 0x57c00803, 0x57c00803 } },
 
1481                 { 0x5fd80682, 0x5fd80682 } },
 
1483                 { 0x7fe00482, 0x7fe00482 } },
 
1485                 { 0x7f3c7bba, 0x7f3c7bba } },
 
1487                 { 0xf3307ff0, 0xf3307ff0 } },
 
1491  * Initial BaseBand Gain settings for RF5111/5112 (AR5210 comes with
 
1492  * RF5110 only so initial BB Gain settings are included in AR5K_AR5210_INI)
 
1495 /* RF5111 Initial BaseBand Gain settings */
 
1496 static const struct ath5k_ini rf5111_ini_bbgain[] = {
 
1497         { AR5K_BB_GAIN(0), 0x00000000 },
 
1498         { AR5K_BB_GAIN(1), 0x00000020 },
 
1499         { AR5K_BB_GAIN(2), 0x00000010 },
 
1500         { AR5K_BB_GAIN(3), 0x00000030 },
 
1501         { AR5K_BB_GAIN(4), 0x00000008 },
 
1502         { AR5K_BB_GAIN(5), 0x00000028 },
 
1503         { AR5K_BB_GAIN(6), 0x00000004 },
 
1504         { AR5K_BB_GAIN(7), 0x00000024 },
 
1505         { AR5K_BB_GAIN(8), 0x00000014 },
 
1506         { AR5K_BB_GAIN(9), 0x00000034 },
 
1507         { AR5K_BB_GAIN(10), 0x0000000c },
 
1508         { AR5K_BB_GAIN(11), 0x0000002c },
 
1509         { AR5K_BB_GAIN(12), 0x00000002 },
 
1510         { AR5K_BB_GAIN(13), 0x00000022 },
 
1511         { AR5K_BB_GAIN(14), 0x00000012 },
 
1512         { AR5K_BB_GAIN(15), 0x00000032 },
 
1513         { AR5K_BB_GAIN(16), 0x0000000a },
 
1514         { AR5K_BB_GAIN(17), 0x0000002a },
 
1515         { AR5K_BB_GAIN(18), 0x00000006 },
 
1516         { AR5K_BB_GAIN(19), 0x00000026 },
 
1517         { AR5K_BB_GAIN(20), 0x00000016 },
 
1518         { AR5K_BB_GAIN(21), 0x00000036 },
 
1519         { AR5K_BB_GAIN(22), 0x0000000e },
 
1520         { AR5K_BB_GAIN(23), 0x0000002e },
 
1521         { AR5K_BB_GAIN(24), 0x00000001 },
 
1522         { AR5K_BB_GAIN(25), 0x00000021 },
 
1523         { AR5K_BB_GAIN(26), 0x00000011 },
 
1524         { AR5K_BB_GAIN(27), 0x00000031 },
 
1525         { AR5K_BB_GAIN(28), 0x00000009 },
 
1526         { AR5K_BB_GAIN(29), 0x00000029 },
 
1527         { AR5K_BB_GAIN(30), 0x00000005 },
 
1528         { AR5K_BB_GAIN(31), 0x00000025 },
 
1529         { AR5K_BB_GAIN(32), 0x00000015 },
 
1530         { AR5K_BB_GAIN(33), 0x00000035 },
 
1531         { AR5K_BB_GAIN(34), 0x0000000d },
 
1532         { AR5K_BB_GAIN(35), 0x0000002d },
 
1533         { AR5K_BB_GAIN(36), 0x00000003 },
 
1534         { AR5K_BB_GAIN(37), 0x00000023 },
 
1535         { AR5K_BB_GAIN(38), 0x00000013 },
 
1536         { AR5K_BB_GAIN(39), 0x00000033 },
 
1537         { AR5K_BB_GAIN(40), 0x0000000b },
 
1538         { AR5K_BB_GAIN(41), 0x0000002b },
 
1539         { AR5K_BB_GAIN(42), 0x0000002b },
 
1540         { AR5K_BB_GAIN(43), 0x0000002b },
 
1541         { AR5K_BB_GAIN(44), 0x0000002b },
 
1542         { AR5K_BB_GAIN(45), 0x0000002b },
 
1543         { AR5K_BB_GAIN(46), 0x0000002b },
 
1544         { AR5K_BB_GAIN(47), 0x0000002b },
 
1545         { AR5K_BB_GAIN(48), 0x0000002b },
 
1546         { AR5K_BB_GAIN(49), 0x0000002b },
 
1547         { AR5K_BB_GAIN(50), 0x0000002b },
 
1548         { AR5K_BB_GAIN(51), 0x0000002b },
 
1549         { AR5K_BB_GAIN(52), 0x0000002b },
 
1550         { AR5K_BB_GAIN(53), 0x0000002b },
 
1551         { AR5K_BB_GAIN(54), 0x0000002b },
 
1552         { AR5K_BB_GAIN(55), 0x0000002b },
 
1553         { AR5K_BB_GAIN(56), 0x0000002b },
 
1554         { AR5K_BB_GAIN(57), 0x0000002b },
 
1555         { AR5K_BB_GAIN(58), 0x0000002b },
 
1556         { AR5K_BB_GAIN(59), 0x0000002b },
 
1557         { AR5K_BB_GAIN(60), 0x0000002b },
 
1558         { AR5K_BB_GAIN(61), 0x0000002b },
 
1559         { AR5K_BB_GAIN(62), 0x00000002 },
 
1560         { AR5K_BB_GAIN(63), 0x00000016 },
 
1563 /* RF5112 Initial BaseBand Gain settings (Same for RF5413/5414) */
 
1564 static const struct ath5k_ini rf5112_ini_bbgain[] = {
 
1565         { AR5K_BB_GAIN(0), 0x00000000 },
 
1566         { AR5K_BB_GAIN(1), 0x00000001 },
 
1567         { AR5K_BB_GAIN(2), 0x00000002 },
 
1568         { AR5K_BB_GAIN(3), 0x00000003 },
 
1569         { AR5K_BB_GAIN(4), 0x00000004 },
 
1570         { AR5K_BB_GAIN(5), 0x00000005 },
 
1571         { AR5K_BB_GAIN(6), 0x00000008 },
 
1572         { AR5K_BB_GAIN(7), 0x00000009 },
 
1573         { AR5K_BB_GAIN(8), 0x0000000a },
 
1574         { AR5K_BB_GAIN(9), 0x0000000b },
 
1575         { AR5K_BB_GAIN(10), 0x0000000c },
 
1576         { AR5K_BB_GAIN(11), 0x0000000d },
 
1577         { AR5K_BB_GAIN(12), 0x00000010 },
 
1578         { AR5K_BB_GAIN(13), 0x00000011 },
 
1579         { AR5K_BB_GAIN(14), 0x00000012 },
 
1580         { AR5K_BB_GAIN(15), 0x00000013 },
 
1581         { AR5K_BB_GAIN(16), 0x00000014 },
 
1582         { AR5K_BB_GAIN(17), 0x00000015 },
 
1583         { AR5K_BB_GAIN(18), 0x00000018 },
 
1584         { AR5K_BB_GAIN(19), 0x00000019 },
 
1585         { AR5K_BB_GAIN(20), 0x0000001a },
 
1586         { AR5K_BB_GAIN(21), 0x0000001b },
 
1587         { AR5K_BB_GAIN(22), 0x0000001c },
 
1588         { AR5K_BB_GAIN(23), 0x0000001d },
 
1589         { AR5K_BB_GAIN(24), 0x00000020 },
 
1590         { AR5K_BB_GAIN(25), 0x00000021 },
 
1591         { AR5K_BB_GAIN(26), 0x00000022 },
 
1592         { AR5K_BB_GAIN(27), 0x00000023 },
 
1593         { AR5K_BB_GAIN(28), 0x00000024 },
 
1594         { AR5K_BB_GAIN(29), 0x00000025 },
 
1595         { AR5K_BB_GAIN(30), 0x00000028 },
 
1596         { AR5K_BB_GAIN(31), 0x00000029 },
 
1597         { AR5K_BB_GAIN(32), 0x0000002a },
 
1598         { AR5K_BB_GAIN(33), 0x0000002b },
 
1599         { AR5K_BB_GAIN(34), 0x0000002c },
 
1600         { AR5K_BB_GAIN(35), 0x0000002d },
 
1601         { AR5K_BB_GAIN(36), 0x00000030 },
 
1602         { AR5K_BB_GAIN(37), 0x00000031 },
 
1603         { AR5K_BB_GAIN(38), 0x00000032 },
 
1604         { AR5K_BB_GAIN(39), 0x00000033 },
 
1605         { AR5K_BB_GAIN(40), 0x00000034 },
 
1606         { AR5K_BB_GAIN(41), 0x00000035 },
 
1607         { AR5K_BB_GAIN(42), 0x00000035 },
 
1608         { AR5K_BB_GAIN(43), 0x00000035 },
 
1609         { AR5K_BB_GAIN(44), 0x00000035 },
 
1610         { AR5K_BB_GAIN(45), 0x00000035 },
 
1611         { AR5K_BB_GAIN(46), 0x00000035 },
 
1612         { AR5K_BB_GAIN(47), 0x00000035 },
 
1613         { AR5K_BB_GAIN(48), 0x00000035 },
 
1614         { AR5K_BB_GAIN(49), 0x00000035 },
 
1615         { AR5K_BB_GAIN(50), 0x00000035 },
 
1616         { AR5K_BB_GAIN(51), 0x00000035 },
 
1617         { AR5K_BB_GAIN(52), 0x00000035 },
 
1618         { AR5K_BB_GAIN(53), 0x00000035 },
 
1619         { AR5K_BB_GAIN(54), 0x00000035 },
 
1620         { AR5K_BB_GAIN(55), 0x00000035 },
 
1621         { AR5K_BB_GAIN(56), 0x00000035 },
 
1622         { AR5K_BB_GAIN(57), 0x00000035 },
 
1623         { AR5K_BB_GAIN(58), 0x00000035 },
 
1624         { AR5K_BB_GAIN(59), 0x00000035 },
 
1625         { AR5K_BB_GAIN(60), 0x00000035 },
 
1626         { AR5K_BB_GAIN(61), 0x00000035 },
 
1627         { AR5K_BB_GAIN(62), 0x00000010 },
 
1628         { AR5K_BB_GAIN(63), 0x0000001a },
 
1633  * Write initial register dump
 
1635 static void ath5k_hw_ini_registers(struct ath5k_hw *ah, unsigned int size,
 
1636                 const struct ath5k_ini *ini_regs, bool change_channel)
 
1640         /* Write initial registers */
 
1641         for (i = 0; i < size; i++) {
 
1642                 /* On channel change there is
 
1643                  * no need to mess with PCU */
 
1644                 if (change_channel &&
 
1645                                 ini_regs[i].ini_register >= AR5K_PCU_MIN &&
 
1646                                 ini_regs[i].ini_register <= AR5K_PCU_MAX)
 
1649                 switch (ini_regs[i].ini_mode) {
 
1651                         /* Cleared on read */
 
1652                         ath5k_hw_reg_read(ah, ini_regs[i].ini_register);
 
1654                 case AR5K_INI_WRITE:
 
1657                         ath5k_hw_reg_write(ah, ini_regs[i].ini_value,
 
1658                                         ini_regs[i].ini_register);
 
1663 static void ath5k_hw_ini_mode_registers(struct ath5k_hw *ah,
 
1664                 unsigned int size, const struct ath5k_ini_mode *ini_mode,
 
1669         for (i = 0; i < size; i++) {
 
1671                 ath5k_hw_reg_write(ah, ini_mode[i].mode_value[mode],
 
1672                         (u32)ini_mode[i].mode_register);
 
1677 int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel)
 
1680          * Write initial register settings
 
1683         /* For AR5212 and combatible */
 
1684         if (ah->ah_version == AR5K_AR5212) {
 
1686                 /* First set of mode-specific settings */
 
1687                 ath5k_hw_ini_mode_registers(ah,
 
1688                         ARRAY_SIZE(ar5212_ini_mode_start),
 
1689                         ar5212_ini_mode_start, mode);
 
1692                  * Write initial settings common for all modes
 
1694                 ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5212_ini),
 
1695                                         ar5212_ini, change_channel);
 
1697                 /* Second set of mode-specific settings */
 
1698                 if (ah->ah_radio == AR5K_RF5111) {
 
1700                         ath5k_hw_ini_mode_registers(ah,
 
1701                                         ARRAY_SIZE(ar5212_rf5111_ini_mode_end),
 
1702                                         ar5212_rf5111_ini_mode_end, mode);
 
1704                         /* Baseband gain table */
 
1705                         ath5k_hw_ini_registers(ah,
 
1706                                         ARRAY_SIZE(rf5111_ini_bbgain),
 
1707                                         rf5111_ini_bbgain, change_channel);
 
1709                 } else if (ah->ah_radio == AR5K_RF5112) {
 
1711                         ath5k_hw_ini_mode_registers(ah,
 
1712                                         ARRAY_SIZE(ar5212_rf5112_ini_mode_end),
 
1713                                         ar5212_rf5112_ini_mode_end, mode);
 
1715                         ath5k_hw_ini_registers(ah,
 
1716                                         ARRAY_SIZE(rf5112_ini_bbgain),
 
1717                                         rf5112_ini_bbgain, change_channel);
 
1719                 } else if (ah->ah_radio == AR5K_RF5413) {
 
1721                         ath5k_hw_ini_mode_registers(ah,
 
1722                                         ARRAY_SIZE(rf5413_ini_mode_end),
 
1723                                         rf5413_ini_mode_end, mode);
 
1725                         ath5k_hw_ini_registers(ah,
 
1726                                         ARRAY_SIZE(rf5112_ini_bbgain),
 
1727                                         rf5112_ini_bbgain, change_channel);
 
1729                 } else if (ah->ah_radio == AR5K_RF2413) {
 
1732                                 ATH5K_ERR(ah->ah_sc,
 
1733                                         "unsupported channel mode: %d\n", mode);
 
1738                         /* Override a setting from ar5212_ini */
 
1739                         ath5k_hw_reg_write(ah, 0x018830c6, AR5K_PHY(648));
 
1741                         ath5k_hw_ini_mode_registers(ah,
 
1742                                         ARRAY_SIZE(rf2413_ini_mode_end),
 
1743                                         rf2413_ini_mode_end, mode);
 
1745                         /* Baseband gain table */
 
1746                         ath5k_hw_ini_registers(ah,
 
1747                                         ARRAY_SIZE(rf5112_ini_bbgain),
 
1748                                         rf5112_ini_bbgain, change_channel);
 
1750                 } else if (ah->ah_radio == AR5K_RF2425) {
 
1753                                 ATH5K_ERR(ah->ah_sc,
 
1754                                         "unsupported channel mode: %d\n", mode);
 
1764                         /* Override a setting from ar5212_ini */
 
1765                         ath5k_hw_reg_write(ah, 0x018830c6, AR5K_PHY(648));
 
1767                         ath5k_hw_ini_mode_registers(ah,
 
1768                                         ARRAY_SIZE(rf2425_ini_mode_end),
 
1769                                         rf2425_ini_mode_end, mode);
 
1771                         /* Baseband gain table */
 
1772                         ath5k_hw_ini_registers(ah,
 
1773                                         ARRAY_SIZE(rf5112_ini_bbgain),
 
1774                                         rf5112_ini_bbgain, change_channel);
 
1779         } else if (ah->ah_version == AR5K_AR5211) {
 
1783                         ATH5K_ERR(ah->ah_sc,
 
1784                                 "unsupported channel mode: %d\n", mode);
 
1788                 /* Mode-specific settings */
 
1789                 ath5k_hw_ini_mode_registers(ah, ARRAY_SIZE(ar5211_ini_mode),
 
1790                                 ar5211_ini_mode, mode);
 
1793                  * Write initial settings common for all modes
 
1795                 ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5211_ini),
 
1796                                 ar5211_ini, change_channel);
 
1798                 /* AR5211 only comes with 5111 */
 
1800                 /* Baseband gain table */
 
1801                 ath5k_hw_ini_registers(ah, ARRAY_SIZE(rf5111_ini_bbgain),
 
1802                                 rf5111_ini_bbgain, change_channel);
 
1803         /* For AR5210 (for mode settings check out ath5k_hw_reset_tx_queue) */
 
1804         } else if (ah->ah_version == AR5K_AR5210) {
 
1805                 ath5k_hw_ini_registers(ah, ARRAY_SIZE(ar5210_ini),
 
1806                                 ar5210_ini, change_channel);