2 * linux/arch/arm/mm/proc-fa526.S: MMU functions for FA526
4 * Written by : Luke Lee
5 * Copyright (C) 2005 Faraday Corp.
6 * Copyright (C) 2008-2009 Paulius Zaleckas <paulius.zaleckas@teltonika.lt>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
14 * These are the low level assembler for performing cache and TLB
15 * functions on the fa526.
17 #include <linux/linkage.h>
18 #include <linux/init.h>
19 #include <asm/assembler.h>
20 #include <asm/hwcap.h>
21 #include <asm/pgtable-hwdef.h>
22 #include <asm/pgtable.h>
24 #include <asm/ptrace.h>
25 #include <asm/system.h>
27 #include "proc-macros.S"
29 #define CACHE_DLINESIZE 16
33 * cpu_fa526_proc_init()
35 ENTRY(cpu_fa526_proc_init)
39 * cpu_fa526_proc_fin()
41 ENTRY(cpu_fa526_proc_fin)
43 mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
45 bl fa_flush_kern_cache_all
46 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
47 bic r0, r0, #0x1000 @ ...i............
48 bic r0, r0, #0x000e @ ............wca.
49 mcr p15, 0, r0, c1, c0, 0 @ disable caches
55 * cpu_fa526_reset(loc)
57 * Perform a soft reset of the system. Put the CPU into the
58 * same state as it would be if it had been reset, and branch
59 * to what would be the reset vector.
61 * loc: location to jump to for soft reset
64 ENTRY(cpu_fa526_reset)
65 /* TODO: Use CP8 if possible... */
67 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
68 mcr p15, 0, ip, c7, c10, 4 @ drain WB
70 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
72 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
73 bic ip, ip, #0x000f @ ............wcam
74 bic ip, ip, #0x1100 @ ...i...s........
75 bic ip, ip, #0x0800 @ BTB off
76 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
85 ENTRY(cpu_fa526_do_idle)
86 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
90 ENTRY(cpu_fa526_dcache_clean_area)
91 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
92 add r0, r0, #CACHE_DLINESIZE
93 subs r1, r1, #CACHE_DLINESIZE
95 mcr p15, 0, r0, c7, c10, 4 @ drain WB
98 /* =============================== PageTable ============================== */
101 * cpu_fa526_switch_mm(pgd)
103 * Set the translation base pointer to be as described by pgd.
105 * pgd: new page tables
108 ENTRY(cpu_fa526_switch_mm)
111 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
112 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
114 mcr p15, 0, ip, c7, c14, 0 @ clean and invalidate whole D cache
116 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
117 mcr p15, 0, ip, c7, c5, 6 @ invalidate BTB since mm changed
118 mcr p15, 0, ip, c7, c10, 4 @ data write barrier
119 mcr p15, 0, ip, c7, c5, 4 @ prefetch flush
120 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
121 mcr p15, 0, ip, c8, c7, 0 @ invalidate UTLB
126 * cpu_fa526_set_pte_ext(ptep, pte, ext)
128 * Set a PTE and flush it out
131 ENTRY(cpu_fa526_set_pte_ext)
135 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
137 mcr p15, 0, r0, c7, c10, 4 @ drain WB
143 .type __fa526_setup, #function
145 /* On return of this routine, r0 must carry correct flags for CFG register */
147 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
148 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
150 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
152 mcr p15, 0, r0, c7, c5, 5 @ invalidate IScratchpad RAM
155 mcr p15, 0, r0, c1, c1, 0 @ turn-on ECR
158 mcr p15, 0, r0, c7, c5, 6 @ invalidate BTB All
159 mcr p15, 0, r0, c7, c10, 4 @ data write barrier
160 mcr p15, 0, r0, c7, c5, 4 @ prefetch flush
162 mov r0, #0x1f @ Domains 0, 1 = manager, 2 = client
163 mcr p15, 0, r0, c3, c0 @ load domain access register
165 mrc p15, 0, r0, c1, c0 @ get control register v4
166 ldr r5, fa526_cr1_clear
168 ldr r5, fa526_cr1_set
171 .size __fa526_setup, . - __fa526_setup
174 * .RVI ZFRS BLDP WCAM
175 * ..11 1001 .111 1101
178 .type fa526_cr1_clear, #object
179 .type fa526_cr1_set, #object
188 * Purpose : Function pointers used to access above functions - all calls
191 .type fa526_processor_functions, #object
192 fa526_processor_functions:
195 .word cpu_fa526_proc_init
196 .word cpu_fa526_proc_fin
197 .word cpu_fa526_reset
198 .word cpu_fa526_do_idle
199 .word cpu_fa526_dcache_clean_area
200 .word cpu_fa526_switch_mm
201 .word cpu_fa526_set_pte_ext
202 .size fa526_processor_functions, . - fa526_processor_functions
206 .type cpu_arch_name, #object
209 .size cpu_arch_name, . - cpu_arch_name
211 .type cpu_elf_name, #object
214 .size cpu_elf_name, . - cpu_elf_name
216 .type cpu_fa526_name, #object
219 .size cpu_fa526_name, . - cpu_fa526_name
223 .section ".proc.info.init", #alloc, #execinstr
225 .type __fa526_proc_info,#object
229 .long PMD_TYPE_SECT | \
230 PMD_SECT_BUFFERABLE | \
231 PMD_SECT_CACHEABLE | \
233 PMD_SECT_AP_WRITE | \
235 .long PMD_TYPE_SECT | \
237 PMD_SECT_AP_WRITE | \
242 .long HWCAP_SWP | HWCAP_HALF
244 .long fa526_processor_functions
248 .size __fa526_proc_info, . - __fa526_proc_info