2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2008 QLogic Corporation
5 * See LICENSE.qla2xxx for copyright and licensing details.
10 #define MBS_CHECKSUM_ERROR 0x4010
11 #define MBS_INVALID_PRODUCT_KEY 0x4020
16 #define FO1_ENABLE_PUREX BIT_10
17 #define FO1_DISABLE_LED_CTRL BIT_6
18 #define FO1_ENABLE_8016 BIT_0
19 #define FO2_ENABLE_SEL_CLASS2 BIT_5
20 #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
21 #define FO3_HOLD_STS_IOCB BIT_12
24 * Port Database structure definition for ISP 24xx.
26 #define PDO_FORCE_ADISC BIT_1
27 #define PDO_FORCE_PLOGI BIT_0
30 #define PORT_DATABASE_24XX_SIZE 64
31 struct port_database_24xx {
33 #define PDF_TASK_RETRY_ID BIT_14
34 #define PDF_FC_TAPE BIT_7
35 #define PDF_ACK0_CAPABLE BIT_6
36 #define PDF_FCP2_CONF BIT_5
37 #define PDF_CLASS_2 BIT_4
38 #define PDF_HARD_ADDR BIT_1
40 uint8_t current_login_state;
41 uint8_t last_login_state;
42 #define PDS_PLOGI_PENDING 0x03
43 #define PDS_PLOGI_COMPLETE 0x04
44 #define PDS_PRLI_PENDING 0x05
45 #define PDS_PRLI_COMPLETE 0x06
46 #define PDS_PORT_UNAVAILABLE 0x07
47 #define PDS_PRLO_PENDING 0x09
48 #define PDS_LOGO_PENDING 0x11
49 #define PDS_PRLI2_PENDING 0x12
51 uint8_t hard_address[3];
59 uint16_t nport_handle; /* N_PORT handle. */
61 uint16_t receive_data_size;
64 uint8_t prli_svc_param_word_0[2]; /* Big endian */
65 /* Bits 15-0 of word 0 */
66 uint8_t prli_svc_param_word_3[2]; /* Big endian */
67 /* Bits 15-0 of word 3 */
69 uint8_t port_name[WWN_SIZE];
70 uint8_t node_name[WWN_SIZE];
72 uint8_t reserved_3[24];
75 struct vp_database_24xx {
79 uint8_t port_name[WWN_SIZE];
80 uint8_t node_name[WWN_SIZE];
82 uint16_t port_id_high;
88 uint16_t nvram_version;
91 /* Firmware Initialization Control Block. */
94 uint16_t frame_payload_size;
95 uint16_t execution_throttle;
96 uint16_t exchange_count;
97 uint16_t hard_address;
99 uint8_t port_name[WWN_SIZE];
100 uint8_t node_name[WWN_SIZE];
102 uint16_t login_retry_count;
103 uint16_t link_down_on_nos;
104 uint16_t interrupt_delay_timer;
105 uint16_t login_timeout;
107 uint32_t firmware_options_1;
108 uint32_t firmware_options_2;
109 uint32_t firmware_options_3;
114 * BIT 0 = Control Enable
118 * BIT 8-10 = Output Swing 1G
119 * BIT 11-13 = Output Emphasis 1G
120 * BIT 14-15 = Reserved
123 * BIT 8-10 = Output Swing 2G
124 * BIT 11-13 = Output Emphasis 2G
125 * BIT 14-15 = Reserved
128 * BIT 8-10 = Output Swing 4G
129 * BIT 11-13 = Output Emphasis 4G
130 * BIT 14-15 = Reserved
132 uint16_t seriallink_options[4];
134 uint16_t reserved_2[16];
137 uint16_t reserved_3[16];
139 /* PCIe table entries. */
140 uint16_t reserved_4[16];
143 uint16_t reserved_5[16];
146 uint16_t reserved_6[16];
149 uint16_t reserved_7[16];
152 * BIT 0 = Enable spinup delay
153 * BIT 1 = Disable BIOS
154 * BIT 2 = Enable Memory Map BIOS
155 * BIT 3 = Enable Selectable Boot
156 * BIT 4 = Disable RISC code load
157 * BIT 5 = Disable Serdes
163 * BIT 10 = Enable lip full login
164 * BIT 11 = Enable target reset
168 * BIT 15 = Enable alternate WWN
174 uint8_t alternate_port_name[WWN_SIZE];
175 uint8_t alternate_node_name[WWN_SIZE];
177 uint8_t boot_port_name[WWN_SIZE];
178 uint16_t boot_lun_number;
181 uint8_t alt1_boot_port_name[WWN_SIZE];
182 uint16_t alt1_boot_lun_number;
185 uint8_t alt2_boot_port_name[WWN_SIZE];
186 uint16_t alt2_boot_lun_number;
187 uint16_t reserved_10;
189 uint8_t alt3_boot_port_name[WWN_SIZE];
190 uint16_t alt3_boot_lun_number;
191 uint16_t reserved_11;
194 * BIT 0 = Selective Login
195 * BIT 1 = Alt-Boot Enable
197 * BIT 3 = Boot Order List
199 * BIT 5 = Selective LUN
203 uint32_t efi_parameters;
207 uint16_t reserved_13;
209 uint16_t boot_id_number;
210 uint16_t reserved_14;
212 uint16_t max_luns_per_target;
213 uint16_t reserved_15;
215 uint16_t port_down_retry_count;
216 uint16_t link_down_timeout;
218 /* FCode parameters. */
219 uint16_t fcode_parameter;
221 uint16_t reserved_16[3];
224 uint8_t prev_drv_ver_major;
225 uint8_t prev_drv_ver_submajob;
226 uint8_t prev_drv_ver_minor;
227 uint8_t prev_drv_ver_subminor;
229 uint16_t prev_bios_ver_major;
230 uint16_t prev_bios_ver_minor;
232 uint16_t prev_efi_ver_major;
233 uint16_t prev_efi_ver_minor;
235 uint16_t prev_fw_ver_major;
236 uint8_t prev_fw_ver_minor;
237 uint8_t prev_fw_ver_subminor;
239 uint16_t reserved_17[8];
242 uint16_t reserved_18[16];
245 uint16_t reserved_19[16];
248 uint16_t reserved_20[16];
251 uint8_t model_name[16];
253 uint16_t reserved_21[2];
256 /* HW Parameter Block. */
257 uint16_t pcie_table_sig;
258 uint16_t pcie_table_offset;
260 uint16_t subsystem_vendor_id;
261 uint16_t subsystem_device_id;
267 * ISP Initialization Control Block.
268 * Little endian except where noted.
270 #define ICB_VERSION 1
271 struct init_cb_24xx {
275 uint16_t frame_payload_size;
276 uint16_t execution_throttle;
277 uint16_t exchange_count;
279 uint16_t hard_address;
281 uint8_t port_name[WWN_SIZE]; /* Big endian. */
282 uint8_t node_name[WWN_SIZE]; /* Big endian. */
284 uint16_t response_q_inpointer;
285 uint16_t request_q_outpointer;
287 uint16_t login_retry_count;
289 uint16_t prio_request_q_outpointer;
291 uint16_t response_q_length;
292 uint16_t request_q_length;
294 uint16_t link_down_on_nos; /* Milliseconds. */
296 uint16_t prio_request_q_length;
298 uint32_t request_q_address[2];
299 uint32_t response_q_address[2];
300 uint32_t prio_request_q_address[2];
302 uint8_t reserved_2[8];
304 uint16_t atio_q_inpointer;
305 uint16_t atio_q_length;
306 uint32_t atio_q_address[2];
308 uint16_t interrupt_delay_timer; /* 100us increments. */
309 uint16_t login_timeout;
312 * BIT 0 = Enable Hard Loop Id
313 * BIT 1 = Enable Fairness
314 * BIT 2 = Enable Full-Duplex
316 * BIT 4 = Enable Target Mode
317 * BIT 5 = Disable Initiator Mode
322 * BIT 9 = Non Participating LIP
323 * BIT 10 = Descending Loop ID Search
324 * BIT 11 = Acquire Loop ID in LIPA
326 * BIT 13 = Full Login after LIP
327 * BIT 14 = Node Name Option
328 * BIT 15-31 = Reserved
330 uint32_t firmware_options_1;
333 * BIT 0 = Operation Mode bit 0
334 * BIT 1 = Operation Mode bit 1
335 * BIT 2 = Operation Mode bit 2
336 * BIT 3 = Operation Mode bit 3
337 * BIT 4 = Connection Options bit 0
338 * BIT 5 = Connection Options bit 1
339 * BIT 6 = Connection Options bit 2
340 * BIT 7 = Enable Non part on LIHA failure
342 * BIT 8 = Enable Class 2
343 * BIT 9 = Enable ACK0
345 * BIT 11 = Enable FC-SP Security
346 * BIT 12 = FC Tape Enable
348 * BIT 14 = Enable Target PRLI Control
349 * BIT 15-31 = Reserved
351 uint32_t firmware_options_2;
355 * BIT 1 = Soft ID only
358 * BIT 4 = FCP RSP Payload bit 0
359 * BIT 5 = FCP RSP Payload bit 1
360 * BIT 6 = Enable Receive Out-of-Order data frame handling
361 * BIT 7 = Disable Automatic PLOGI on Local Loop
364 * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
368 * BIT 13 = Data Rate bit 0
369 * BIT 14 = Data Rate bit 1
370 * BIT 15 = Data Rate bit 2
371 * BIT 16 = Enable 75 ohm Termination Select
372 * BIT 17-31 = Reserved
374 uint32_t firmware_options_3;
376 uint8_t reserved_3[24];
380 * ISP queue - command entry structure definition.
382 #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
384 uint8_t entry_type; /* Entry type. */
385 uint8_t entry_count; /* Entry count. */
386 uint8_t sys_define; /* System defined. */
387 uint8_t entry_status; /* Entry Status. */
389 uint32_t handle; /* System handle. */
391 uint16_t nport_handle; /* N_PORT handle. */
392 uint16_t timeout; /* Command timeout. */
394 uint16_t dseg_count; /* Data segment count. */
396 uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
398 struct scsi_lun lun; /* FCP LUN (BE). */
400 uint16_t control_flags; /* Control flags. */
401 #define CF_DATA_SEG_DESCR_ENABLE BIT_2
402 #define CF_READ_DATA BIT_1
403 #define CF_WRITE_DATA BIT_0
405 uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
406 uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
408 uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
410 uint32_t byte_count; /* Total byte count. */
412 uint8_t port_id[3]; /* PortID of destination port. */
415 uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
416 uint16_t fcp_data_dseg_len; /* Data segment length. */
417 uint16_t reserved_1; /* MUST be set to 0. */
420 #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
422 uint8_t entry_type; /* Entry type. */
423 uint8_t entry_count; /* Entry count. */
424 uint8_t sys_define; /* System defined. */
425 uint8_t entry_status; /* Entry Status. */
427 uint32_t handle; /* System handle. */
429 uint16_t nport_handle; /* N_PORT handle. */
430 uint16_t timeout; /* Command timeout. */
431 #define FW_MAX_TIMEOUT 0x1999
433 uint16_t dseg_count; /* Data segment count. */
436 struct scsi_lun lun; /* FCP LUN (BE). */
438 uint16_t task_mgmt_flags; /* Task management flags. */
439 #define TMF_CLEAR_ACA BIT_14
440 #define TMF_TARGET_RESET BIT_13
441 #define TMF_LUN_RESET BIT_12
442 #define TMF_CLEAR_TASK_SET BIT_10
443 #define TMF_ABORT_TASK_SET BIT_9
444 #define TMF_DSD_LIST_ENABLE BIT_2
445 #define TMF_READ_DATA BIT_1
446 #define TMF_WRITE_DATA BIT_0
450 #define TSK_HEAD_OF_QUEUE 1
451 #define TSK_ORDERED 2
453 #define TSK_UNTAGGED 5
457 uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
458 uint32_t byte_count; /* Total byte count. */
460 uint8_t port_id[3]; /* PortID of destination port. */
463 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
464 uint32_t dseg_0_len; /* Data segment 0 length. */
468 * ISP queue - status entry structure definition.
470 #define STATUS_TYPE 0x03 /* Status entry. */
471 struct sts_entry_24xx {
472 uint8_t entry_type; /* Entry type. */
473 uint8_t entry_count; /* Entry count. */
474 uint8_t sys_define; /* System defined. */
475 uint8_t entry_status; /* Entry Status. */
477 uint32_t handle; /* System handle. */
479 uint16_t comp_status; /* Completion status. */
480 uint16_t ox_id; /* OX_ID used by the firmware. */
482 uint32_t residual_len; /* FW calc residual transfer length. */
485 uint16_t state_flags; /* State flags. */
486 #define SF_TRANSFERRED_DATA BIT_11
487 #define SF_FCP_RSP_DMA BIT_0
490 uint16_t scsi_status; /* SCSI status. */
491 #define SS_CONFIRMATION_REQ BIT_12
493 uint32_t rsp_residual_count; /* FCP RSP residual count. */
495 uint32_t sense_len; /* FCP SENSE length. */
496 uint32_t rsp_data_len; /* FCP response data length. */
498 uint8_t data[28]; /* FCP response/sense information. */
502 * Status entry completion status
504 #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
505 #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
506 #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
507 #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
508 #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
511 * ISP queue - marker entry structure definition.
513 #define MARKER_TYPE 0x04 /* Marker entry. */
514 struct mrk_entry_24xx {
515 uint8_t entry_type; /* Entry type. */
516 uint8_t entry_count; /* Entry count. */
517 uint8_t handle_count; /* Handle count. */
518 uint8_t entry_status; /* Entry Status. */
520 uint32_t handle; /* System handle. */
522 uint16_t nport_handle; /* N_PORT handle. */
524 uint8_t modifier; /* Modifier (7-0). */
525 #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
526 #define MK_SYNC_ID 1 /* Synchronize ID */
527 #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
535 uint8_t lun[8]; /* FCP LUN (BE). */
536 uint8_t reserved_4[40];
540 * ISP queue - CT Pass-Through entry structure definition.
542 #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
543 struct ct_entry_24xx {
544 uint8_t entry_type; /* Entry type. */
545 uint8_t entry_count; /* Entry count. */
546 uint8_t sys_define; /* System Defined. */
547 uint8_t entry_status; /* Entry Status. */
549 uint32_t handle; /* System handle. */
551 uint16_t comp_status; /* Completion status. */
553 uint16_t nport_handle; /* N_PORT handle. */
555 uint16_t cmd_dsd_count;
560 uint16_t timeout; /* Command timeout. */
563 uint16_t rsp_dsd_count;
565 uint8_t reserved_3[10];
567 uint32_t rsp_byte_count;
568 uint32_t cmd_byte_count;
570 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
571 uint32_t dseg_0_len; /* Data segment 0 length. */
572 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
573 uint32_t dseg_1_len; /* Data segment 1 length. */
577 * ISP queue - ELS Pass-Through entry structure definition.
579 #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
580 struct els_entry_24xx {
581 uint8_t entry_type; /* Entry type. */
582 uint8_t entry_count; /* Entry count. */
583 uint8_t sys_define; /* System Defined. */
584 uint8_t entry_status; /* Entry Status. */
586 uint32_t handle; /* System handle. */
590 uint16_t nport_handle; /* N_PORT handle. */
592 uint16_t tx_dsd_count;
596 #define EST_SOFI3 (1 << 4)
597 #define EST_SOFI2 (3 << 4)
599 uint32_t rx_xchg_address; /* Receive exchange address. */
600 uint16_t rx_dsd_count;
610 uint16_t control_flags; /* Control flags. */
611 #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
612 #define EPD_ELS_COMMAND (0 << 13)
613 #define EPD_ELS_ACC (1 << 13)
614 #define EPD_ELS_RJT (2 << 13)
615 #define EPD_RX_XCHG (3 << 13)
616 #define ECF_CLR_PASSTHRU_PEND BIT_12
617 #define ECF_INCL_FRAME_HDR BIT_11
619 uint32_t rx_byte_count;
620 uint32_t tx_byte_count;
622 uint32_t tx_address[2]; /* Data segment 0 address. */
623 uint32_t tx_len; /* Data segment 0 length. */
624 uint32_t rx_address[2]; /* Data segment 1 address. */
625 uint32_t rx_len; /* Data segment 1 length. */
629 * ISP queue - Mailbox Command entry structure definition.
631 #define MBX_IOCB_TYPE 0x39
632 struct mbx_entry_24xx {
633 uint8_t entry_type; /* Entry type. */
634 uint8_t entry_count; /* Entry count. */
635 uint8_t handle_count; /* Handle count. */
636 uint8_t entry_status; /* Entry Status. */
638 uint32_t handle; /* System handle. */
644 #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
645 struct logio_entry_24xx {
646 uint8_t entry_type; /* Entry type. */
647 uint8_t entry_count; /* Entry count. */
648 uint8_t sys_define; /* System defined. */
649 uint8_t entry_status; /* Entry Status. */
651 uint32_t handle; /* System handle. */
653 uint16_t comp_status; /* Completion status. */
654 #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
656 uint16_t nport_handle; /* N_PORT handle. */
658 uint16_t control_flags; /* Control flags. */
660 #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
661 #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
662 #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
663 #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
664 #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
665 #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
666 #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
667 #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
668 #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
669 #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
671 #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
672 #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
673 #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
674 #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
675 #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
676 #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
677 #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
682 uint8_t port_id[3]; /* PortID of destination port. */
684 uint8_t rsp_size; /* Response size in 32bit words. */
686 uint32_t io_parameter[11]; /* General I/O parameters. */
687 #define LSC_SCODE_NOLINK 0x01
688 #define LSC_SCODE_NOIOCB 0x02
689 #define LSC_SCODE_NOXCB 0x03
690 #define LSC_SCODE_CMD_FAILED 0x04
691 #define LSC_SCODE_NOFABRIC 0x05
692 #define LSC_SCODE_FW_NOT_READY 0x07
693 #define LSC_SCODE_NOT_LOGGED_IN 0x09
694 #define LSC_SCODE_NOPCB 0x0A
696 #define LSC_SCODE_ELS_REJECT 0x18
697 #define LSC_SCODE_CMD_PARAM_ERR 0x19
698 #define LSC_SCODE_PORTID_USED 0x1A
699 #define LSC_SCODE_NPORT_USED 0x1B
700 #define LSC_SCODE_NONPORT 0x1C
701 #define LSC_SCODE_LOGGED_IN 0x1D
702 #define LSC_SCODE_NOFLOGI_ACC 0x1F
705 #define TSK_MGMT_IOCB_TYPE 0x14
706 struct tsk_mgmt_entry {
707 uint8_t entry_type; /* Entry type. */
708 uint8_t entry_count; /* Entry count. */
709 uint8_t handle_count; /* Handle count. */
710 uint8_t entry_status; /* Entry Status. */
712 uint32_t handle; /* System handle. */
714 uint16_t nport_handle; /* N_PORT handle. */
718 uint16_t delay; /* Activity delay in seconds. */
720 uint16_t timeout; /* Command timeout. */
722 struct scsi_lun lun; /* FCP LUN (BE). */
724 uint32_t control_flags; /* Control Flags. */
725 #define TCF_NOTMCMD_TO_TARGET BIT_31
726 #define TCF_LUN_RESET BIT_4
727 #define TCF_ABORT_TASK_SET BIT_3
728 #define TCF_CLEAR_TASK_SET BIT_2
729 #define TCF_TARGET_RESET BIT_1
730 #define TCF_CLEAR_ACA BIT_0
732 uint8_t reserved_2[20];
734 uint8_t port_id[3]; /* PortID of destination port. */
737 uint8_t reserved_3[12];
740 #define ABORT_IOCB_TYPE 0x33
741 struct abort_entry_24xx {
742 uint8_t entry_type; /* Entry type. */
743 uint8_t entry_count; /* Entry count. */
744 uint8_t handle_count; /* Handle count. */
745 uint8_t entry_status; /* Entry Status. */
747 uint32_t handle; /* System handle. */
749 uint16_t nport_handle; /* N_PORT handle. */
750 /* or Completion status. */
752 uint16_t options; /* Options. */
753 #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
755 uint32_t handle_to_abort; /* System handle to abort. */
757 uint8_t reserved_1[32];
759 uint8_t port_id[3]; /* PortID of destination port. */
762 uint8_t reserved_2[12];
766 * ISP I/O Register Set structure definitions.
768 struct device_reg_24xx {
769 uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
770 #define FARX_DATA_FLAG BIT_31
771 #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
772 #define FARX_ACCESS_FLASH_DATA 0x7FF00000
773 #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
774 #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
776 #define FA_NVRAM_FUNC0_ADDR 0x80
777 #define FA_NVRAM_FUNC1_ADDR 0x180
779 #define FA_NVRAM_VPD_SIZE 0x200
780 #define FA_NVRAM_VPD0_ADDR 0x00
781 #define FA_NVRAM_VPD1_ADDR 0x100
783 #define FA_BOOT_CODE_ADDR 0x00000
785 * RISC code begins at offset 512KB
786 * within flash. Consisting of two
787 * contiguous RISC code segments.
789 #define FA_RISC_CODE_ADDR 0x20000
790 #define FA_RISC_CODE_SEGMENTS 2
792 #define FA_FLASH_DESCR_ADDR_24 0x11000
793 #define FA_FLASH_LAYOUT_ADDR_24 0x11400
794 #define FA_NPIV_CONF0_ADDR_24 0x16000
795 #define FA_NPIV_CONF1_ADDR_24 0x17000
797 #define FA_FW_AREA_ADDR 0x40000
798 #define FA_VPD_NVRAM_ADDR 0x48000
799 #define FA_FEATURE_ADDR 0x4C000
800 #define FA_FLASH_DESCR_ADDR 0x50000
801 #define FA_FLASH_LAYOUT_ADDR 0x50400
802 #define FA_HW_EVENT0_ADDR 0x54000
803 #define FA_HW_EVENT1_ADDR 0x54400
804 #define FA_HW_EVENT_SIZE 0x200
805 #define FA_HW_EVENT_ENTRY_SIZE 4
806 #define FA_NPIV_CONF0_ADDR 0x5C000
807 #define FA_NPIV_CONF1_ADDR 0x5D000
810 * Flash Error Log Event Codes.
812 #define HW_EVENT_RESET_ERR 0xF00B
813 #define HW_EVENT_ISP_ERR 0xF020
814 #define HW_EVENT_PARITY_ERR 0xF022
815 #define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
816 #define HW_EVENT_FLASH_FW_ERR 0xF024
818 uint32_t flash_data; /* Flash/NVRAM BIOS data. */
820 uint32_t ctrl_status; /* Control/Status. */
821 #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
822 #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
823 #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
824 #define CSRX_FUNCTION BIT_15 /* Function number. */
825 /* PCI-X Bus Mode. */
826 #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
827 #define PBM_PCI_33MHZ (0 << 8)
828 #define PBM_PCIX_M1_66MHZ (1 << 8)
829 #define PBM_PCIX_M1_100MHZ (2 << 8)
830 #define PBM_PCIX_M1_133MHZ (3 << 8)
831 #define PBM_PCIX_M2_66MHZ (5 << 8)
832 #define PBM_PCIX_M2_100MHZ (6 << 8)
833 #define PBM_PCIX_M2_133MHZ (7 << 8)
834 #define PBM_PCI_66MHZ (8 << 8)
835 /* Max Write Burst byte count. */
836 #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
837 #define MWB_512_BYTES (0 << 4)
838 #define MWB_1024_BYTES (1 << 4)
839 #define MWB_2048_BYTES (2 << 4)
840 #define MWB_4096_BYTES (3 << 4)
842 #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
843 #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
844 #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
846 uint32_t ictrl; /* Interrupt control. */
847 #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
849 uint32_t istatus; /* Interrupt status. */
850 #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
852 uint32_t unused_1[2]; /* Gap. */
855 uint32_t req_q_in; /* In-Pointer. */
856 uint32_t req_q_out; /* Out-Pointer. */
857 /* Response Queue. */
858 uint32_t rsp_q_in; /* In-Pointer. */
859 uint32_t rsp_q_out; /* Out-Pointer. */
860 /* Priority Request Queue. */
861 uint32_t preq_q_in; /* In-Pointer. */
862 uint32_t preq_q_out; /* Out-Pointer. */
864 uint32_t unused_2[2]; /* Gap. */
867 uint32_t atio_q_in; /* In-Pointer. */
868 uint32_t atio_q_out; /* Out-Pointer. */
870 uint32_t host_status;
871 #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
872 #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
874 uint32_t hccr; /* Host command & control register. */
876 #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
877 #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
878 #define HCCRX_RISC_PAUSE BIT_4 /* RISC Pause mode bit. */
881 #define HCCRX_NOOP 0x00000000
882 /* Set RISC Reset. */
883 #define HCCRX_SET_RISC_RESET 0x10000000
884 /* Clear RISC Reset. */
885 #define HCCRX_CLR_RISC_RESET 0x20000000
886 /* Set RISC Pause. */
887 #define HCCRX_SET_RISC_PAUSE 0x30000000
888 /* Releases RISC Pause. */
889 #define HCCRX_REL_RISC_PAUSE 0x40000000
890 /* Set HOST to RISC interrupt. */
891 #define HCCRX_SET_HOST_INT 0x50000000
892 /* Clear HOST to RISC interrupt. */
893 #define HCCRX_CLR_HOST_INT 0x60000000
894 /* Clear RISC to PCI interrupt. */
895 #define HCCRX_CLR_RISC_INT 0xA0000000
897 uint32_t gpiod; /* GPIO Data register. */
899 /* LED update mask. */
900 #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
901 /* Data update mask. */
902 #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
903 /* Data update mask. */
904 #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
905 /* LED control mask. */
906 #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
907 /* LED bit values. Color names as
908 * referenced in fw spec.
910 #define GPDX_LED_YELLOW_ON BIT_2
911 #define GPDX_LED_GREEN_ON BIT_3
912 #define GPDX_LED_AMBER_ON BIT_4
914 #define GPDX_DATA_INOUT (BIT_1|BIT_0)
916 uint32_t gpioe; /* GPIO Enable register. */
917 /* Enable update mask. */
918 #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
919 /* Enable update mask. */
920 #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
922 #define GPEX_ENABLE (BIT_1|BIT_0)
924 uint32_t iobase_addr; /* I/O Bus Base Address register. */
926 uint32_t unused_3[10]; /* Gap. */
961 uint32_t iobase_window;
964 uint32_t unused_4_1[6]; /* Gap. */
966 uint32_t unused_5[2]; /* Gap. */
967 uint32_t iobase_select;
968 uint32_t unused_6[2]; /* Gap. */
969 uint32_t iobase_sdata;
972 /* Trace Control *************************************************************/
974 #define TC_AEN_DISABLE 0
976 #define TC_EFT_ENABLE 4
977 #define TC_EFT_DISABLE 5
979 #define TC_FCE_ENABLE 8
980 #define TC_FCE_OPTIONS 0
981 #define TC_FCE_DEFAULT_RX_SIZE 2112
982 #define TC_FCE_DEFAULT_TX_SIZE 2112
983 #define TC_FCE_DISABLE 9
984 #define TC_FCE_DISABLE_TRACE BIT_0
986 /* MID Support ***************************************************************/
988 #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
989 #define MAX_MULTI_ID_FABRIC 256 /* ... */
991 #define for_each_mapped_vp_idx(_ha, _idx) \
992 for (_idx = find_next_bit((_ha)->vp_idx_map, \
993 (_ha)->max_npiv_vports + 1, 1); \
994 _idx <= (_ha)->max_npiv_vports; \
995 _idx = find_next_bit((_ha)->vp_idx_map, \
996 (_ha)->max_npiv_vports + 1, _idx + 1)) \
998 struct mid_conf_entry_24xx {
1002 * BIT 0 = Enable Hard Loop Id
1003 * BIT 1 = Acquire Loop ID in LIPA
1004 * BIT 2 = ID not Acquired
1006 * BIT 4 = Enable Initiator Mode
1007 * BIT 5 = Disable Target Mode
1008 * BIT 6-7 = Reserved
1012 uint8_t hard_address;
1014 uint8_t port_name[WWN_SIZE];
1015 uint8_t node_name[WWN_SIZE];
1018 struct mid_init_cb_24xx {
1019 struct init_cb_24xx init_cb;
1024 struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
1028 struct mid_db_entry_24xx {
1030 #define MDBS_NON_PARTIC BIT_3
1031 #define MDBS_ID_ACQUIRED BIT_1
1032 #define MDBS_ENABLED BIT_0
1035 uint8_t hard_address;
1037 uint8_t port_name[WWN_SIZE];
1038 uint8_t node_name[WWN_SIZE];
1045 * Virtual Port Control IOCB
1047 #define VP_CTRL_IOCB_TYPE 0x30 /* Vitual Port Control entry. */
1048 struct vp_ctrl_entry_24xx {
1049 uint8_t entry_type; /* Entry type. */
1050 uint8_t entry_count; /* Entry count. */
1051 uint8_t sys_define; /* System defined. */
1052 uint8_t entry_status; /* Entry Status. */
1054 uint32_t handle; /* System handle. */
1056 uint16_t vp_idx_failed;
1058 uint16_t comp_status; /* Completion status. */
1059 #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
1060 #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
1061 #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
1064 #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
1065 #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
1066 #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
1067 #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
1068 #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
1072 uint8_t vp_idx_map[16];
1075 uint16_t reserved_4;
1077 uint8_t reserved_5[24];
1081 * Modify Virtual Port Configuration IOCB
1083 #define VP_CONFIG_IOCB_TYPE 0x31 /* Vitual Port Config entry. */
1084 struct vp_config_entry_24xx {
1085 uint8_t entry_type; /* Entry type. */
1086 uint8_t entry_count; /* Entry count. */
1087 uint8_t handle_count;
1088 uint8_t entry_status; /* Entry Status. */
1090 uint32_t handle; /* System handle. */
1093 #define CS_VF_BIND_VPORTS_TO_VF BIT_0
1094 #define CS_VF_SET_QOS_OF_VPORTS BIT_1
1095 #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
1097 uint16_t comp_status; /* Completion status. */
1098 #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
1099 #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
1100 #define CS_VCT_ERROR 0x03 /* Unknown error. */
1101 #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
1102 #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
1105 #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
1106 #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
1113 uint8_t options_idx1;
1114 uint8_t hard_address_idx1;
1115 uint16_t reserved_vp1;
1116 uint8_t port_name_idx1[WWN_SIZE];
1117 uint8_t node_name_idx1[WWN_SIZE];
1119 uint8_t options_idx2;
1120 uint8_t hard_address_idx2;
1121 uint16_t reserved_vp2;
1122 uint8_t port_name_idx2[WWN_SIZE];
1123 uint8_t node_name_idx2[WWN_SIZE];
1125 uint16_t reserved_4;
1130 #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
1131 struct vp_rpt_id_entry_24xx {
1132 uint8_t entry_type; /* Entry type. */
1133 uint8_t entry_count; /* Entry count. */
1134 uint8_t sys_define; /* System defined. */
1135 uint8_t entry_status; /* Entry Status. */
1137 uint32_t handle; /* System handle. */
1139 uint16_t vp_count; /* Format 0 -- | VP setup | VP acq |. */
1140 /* Format 1 -- | VP count |. */
1141 uint16_t vp_idx; /* Format 0 -- Reserved. */
1142 /* Format 1 -- VP status and index. */
1147 uint8_t vp_idx_map[16];
1149 uint8_t reserved_4[32];
1152 #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
1153 struct vf_evfp_entry_24xx {
1154 uint8_t entry_type; /* Entry type. */
1155 uint8_t entry_count; /* Entry count. */
1156 uint8_t sys_define; /* System defined. */
1157 uint8_t entry_status; /* Entry Status. */
1159 uint32_t handle; /* System handle. */
1160 uint16_t comp_status; /* Completion status. */
1161 uint16_t timeout; /* timeout */
1162 uint16_t adim_tagging_mode;
1167 uint16_t nport_handle; /* N_PORT handle. */
1168 uint16_t control_flags;
1169 uint32_t io_parameter_0;
1170 uint32_t io_parameter_1;
1171 uint32_t tx_address[2]; /* Data segment 0 address. */
1172 uint32_t tx_len; /* Data segment 0 length. */
1173 uint32_t rx_address[2]; /* Data segment 1 address. */
1174 uint32_t rx_len; /* Data segment 1 length. */
1177 /* END MID Support ***********************************************************/
1179 /* Flash Description Table ***************************************************/
1181 struct qla_fdt_layout {
1192 uint8_t alt_erase_cmd;
1193 uint8_t wrt_enable_cmd;
1194 uint8_t wrt_enable_bits;
1195 uint8_t wrt_sts_reg_cmd;
1196 uint8_t unprotect_sec_cmd;
1197 uint8_t read_man_id_cmd;
1198 uint32_t block_size;
1199 uint32_t alt_block_size;
1200 uint32_t flash_size;
1201 uint32_t wrt_enable_data;
1202 uint8_t read_id_addr_len;
1203 uint8_t wrt_disable_bits;
1204 uint8_t read_dev_id_len;
1205 uint8_t chip_erase_cmd;
1206 uint16_t read_timeout;
1207 uint8_t protect_sec_cmd;
1208 uint8_t unused2[65];
1211 /* Flash Layout Table ********************************************************/
1213 struct qla_flt_location {
1221 struct qla_flt_header {
1228 #define FLT_REG_FW 0x01
1229 #define FLT_REG_BOOT_CODE 0x07
1230 #define FLT_REG_VPD_0 0x14
1231 #define FLT_REG_NVRAM_0 0x15
1232 #define FLT_REG_VPD_1 0x16
1233 #define FLT_REG_NVRAM_1 0x17
1234 #define FLT_REG_FDT 0x1a
1235 #define FLT_REG_FLT 0x1c
1236 #define FLT_REG_HW_EVENT_0 0x1d
1237 #define FLT_REG_HW_EVENT_1 0x1f
1238 #define FLT_REG_NPIV_CONF_0 0x29
1239 #define FLT_REG_NPIV_CONF_1 0x2a
1241 struct qla_flt_region {
1248 /* Flash NPIV Configuration Table ********************************************/
1250 struct qla_npiv_header {
1258 struct qla_npiv_entry {
1263 uint8_t port_name[WWN_SIZE];
1264 uint8_t node_name[WWN_SIZE];
1267 /* 84XX Support **************************************************************/
1269 #define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
1270 #define A84_PANIC_RECOVERY 0x1
1271 #define A84_OP_LOGIN_COMPLETE 0x2
1272 #define A84_DIAG_LOGIN_COMPLETE 0x3
1273 #define A84_GOLD_LOGIN_COMPLETE 0x4
1275 #define MBC_ISP84XX_RESET 0x3a /* Reset. */
1277 #define FSTATE_REMOTE_FC_DOWN BIT_0
1278 #define FSTATE_NSL_LINK_DOWN BIT_1
1279 #define FSTATE_IS_DIAG_FW BIT_2
1280 #define FSTATE_LOGGED_IN BIT_3
1281 #define FSTATE_WAITING_FOR_VERIFY BIT_4
1283 #define VERIFY_CHIP_IOCB_TYPE 0x1B
1284 struct verify_chip_entry_84xx {
1286 uint8_t entry_count;
1287 uint8_t sys_defined;
1288 uint8_t entry_status;
1293 #define VCO_DONT_UPDATE_FW BIT_0
1294 #define VCO_FORCE_UPDATE BIT_1
1295 #define VCO_DONT_RESET_UPDATE BIT_2
1296 #define VCO_DIAG_FW BIT_3
1297 #define VCO_END_OF_DATA BIT_14
1298 #define VCO_ENABLE_DSD BIT_15
1300 uint16_t reserved_1;
1302 uint16_t data_seg_cnt;
1303 uint16_t reserved_2[3];
1306 uint32_t exchange_address;
1308 uint32_t reserved_3[3];
1310 uint32_t fw_seq_size;
1311 uint32_t relative_offset;
1313 uint32_t dseg_address[2];
1314 uint32_t dseg_length;
1317 struct verify_chip_rsp_84xx {
1319 uint8_t entry_count;
1320 uint8_t sys_defined;
1321 uint8_t entry_status;
1325 uint16_t comp_status;
1326 #define CS_VCS_CHIP_FAILURE 0x3
1327 #define CS_VCS_BAD_EXCHANGE 0x8
1328 #define CS_VCS_SEQ_COMPLETEi 0x40
1330 uint16_t failure_code;
1331 #define VFC_CHECKSUM_ERROR 0x1
1332 #define VFC_INVALID_LEN 0x2
1333 #define VFC_ALREADY_IN_PROGRESS 0x8
1335 uint16_t reserved_1[4];
1338 uint32_t exchange_address;
1340 uint32_t reserved_2[6];
1343 #define ACCESS_CHIP_IOCB_TYPE 0x2B
1344 struct access_chip_84xx {
1346 uint8_t entry_count;
1347 uint8_t sys_defined;
1348 uint8_t entry_status;
1353 #define ACO_DUMP_MEMORY 0x0
1354 #define ACO_LOAD_MEMORY 0x1
1355 #define ACO_CHANGE_CONFIG_PARAM 0x2
1356 #define ACO_REQUEST_INFO 0x3
1360 uint16_t dseg_count;
1361 uint16_t reserved2[3];
1363 uint32_t parameter1;
1364 uint32_t parameter2;
1365 uint32_t parameter3;
1367 uint32_t reserved3[3];
1368 uint32_t total_byte_cnt;
1371 uint32_t dseg_address[2];
1372 uint32_t dseg_length;
1375 struct access_chip_rsp_84xx {
1377 uint8_t entry_count;
1378 uint8_t sys_defined;
1379 uint8_t entry_status;
1383 uint16_t comp_status;
1384 uint16_t failure_code;
1385 uint32_t residual_count;
1387 uint32_t reserved[12];