1 /* linux/drivers/i2c/busses/i2c-s3c2410.c
3 * Copyright (C) 2004,2005,2009 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
6 * S3C2410 I2C Controller
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 #include <linux/kernel.h>
24 #include <linux/module.h>
26 #include <linux/i2c.h>
27 #include <linux/i2c-id.h>
28 #include <linux/init.h>
29 #include <linux/time.h>
30 #include <linux/interrupt.h>
31 #include <linux/delay.h>
32 #include <linux/errno.h>
33 #include <linux/err.h>
34 #include <linux/platform_device.h>
35 #include <linux/clk.h>
36 #include <linux/cpufreq.h>
41 #include <plat/regs-iic.h>
44 /* i2c controller state */
46 enum s3c24xx_i2c_state {
54 enum s3c24xx_i2c_type {
61 wait_queue_head_t wait;
62 unsigned int suspended:1;
69 unsigned int tx_setup;
72 enum s3c24xx_i2c_state state;
73 unsigned long clkrate;
78 struct resource *ioarea;
79 struct i2c_adapter adap;
81 #ifdef CONFIG_CPU_FREQ
82 struct notifier_block freq_transition;
86 /* default platform data removed, dev should always carry data. */
88 /* s3c24xx_i2c_is2440()
90 * return true is this is an s3c2440
93 static inline int s3c24xx_i2c_is2440(struct s3c24xx_i2c *i2c)
95 struct platform_device *pdev = to_platform_device(i2c->dev);
96 enum s3c24xx_i2c_type type;
98 type = platform_get_device_id(pdev)->driver_data;
99 return type == TYPE_S3C2440;
102 /* s3c24xx_i2c_master_complete
104 * complete the message and wake up the caller, using the given return code,
105 * or zero to mean ok.
108 static inline void s3c24xx_i2c_master_complete(struct s3c24xx_i2c *i2c, int ret)
110 dev_dbg(i2c->dev, "master_complete %d\n", ret);
122 static inline void s3c24xx_i2c_disable_ack(struct s3c24xx_i2c *i2c)
126 tmp = readl(i2c->regs + S3C2410_IICCON);
127 writel(tmp & ~S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
130 static inline void s3c24xx_i2c_enable_ack(struct s3c24xx_i2c *i2c)
134 tmp = readl(i2c->regs + S3C2410_IICCON);
135 writel(tmp | S3C2410_IICCON_ACKEN, i2c->regs + S3C2410_IICCON);
138 /* irq enable/disable functions */
140 static inline void s3c24xx_i2c_disable_irq(struct s3c24xx_i2c *i2c)
144 tmp = readl(i2c->regs + S3C2410_IICCON);
145 writel(tmp & ~S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
148 static inline void s3c24xx_i2c_enable_irq(struct s3c24xx_i2c *i2c)
152 tmp = readl(i2c->regs + S3C2410_IICCON);
153 writel(tmp | S3C2410_IICCON_IRQEN, i2c->regs + S3C2410_IICCON);
157 /* s3c24xx_i2c_message_start
159 * put the start of a message onto the bus
162 static void s3c24xx_i2c_message_start(struct s3c24xx_i2c *i2c,
165 unsigned int addr = (msg->addr & 0x7f) << 1;
167 unsigned long iiccon;
170 stat |= S3C2410_IICSTAT_TXRXEN;
172 if (msg->flags & I2C_M_RD) {
173 stat |= S3C2410_IICSTAT_MASTER_RX;
176 stat |= S3C2410_IICSTAT_MASTER_TX;
178 if (msg->flags & I2C_M_REV_DIR_ADDR)
181 /* todo - check for wether ack wanted or not */
182 s3c24xx_i2c_enable_ack(i2c);
184 iiccon = readl(i2c->regs + S3C2410_IICCON);
185 writel(stat, i2c->regs + S3C2410_IICSTAT);
187 dev_dbg(i2c->dev, "START: %08lx to IICSTAT, %02x to DS\n", stat, addr);
188 writeb(addr, i2c->regs + S3C2410_IICDS);
190 /* delay here to ensure the data byte has gotten onto the bus
191 * before the transaction is started */
193 ndelay(i2c->tx_setup);
195 dev_dbg(i2c->dev, "iiccon, %08lx\n", iiccon);
196 writel(iiccon, i2c->regs + S3C2410_IICCON);
198 stat |= S3C2410_IICSTAT_START;
199 writel(stat, i2c->regs + S3C2410_IICSTAT);
202 static inline void s3c24xx_i2c_stop(struct s3c24xx_i2c *i2c, int ret)
204 unsigned long iicstat = readl(i2c->regs + S3C2410_IICSTAT);
206 dev_dbg(i2c->dev, "STOP\n");
208 /* stop the transfer */
209 iicstat &= ~S3C2410_IICSTAT_START;
210 writel(iicstat, i2c->regs + S3C2410_IICSTAT);
212 i2c->state = STATE_STOP;
214 s3c24xx_i2c_master_complete(i2c, ret);
215 s3c24xx_i2c_disable_irq(i2c);
218 /* helper functions to determine the current state in the set of
219 * messages we are sending */
223 * returns TRUE if the current message is the last in the set
226 static inline int is_lastmsg(struct s3c24xx_i2c *i2c)
228 return i2c->msg_idx >= (i2c->msg_num - 1);
233 * returns TRUE if we this is the last byte in the current message
236 static inline int is_msglast(struct s3c24xx_i2c *i2c)
238 return i2c->msg_ptr == i2c->msg->len-1;
243 * returns TRUE if we reached the end of the current message
246 static inline int is_msgend(struct s3c24xx_i2c *i2c)
248 return i2c->msg_ptr >= i2c->msg->len;
251 /* i2s_s3c_irq_nextbyte
253 * process an interrupt and work out what to do
256 static int i2s_s3c_irq_nextbyte(struct s3c24xx_i2c *i2c, unsigned long iicstat)
262 switch (i2c->state) {
265 dev_err(i2c->dev, "%s: called in STATE_IDLE\n", __func__);
270 dev_err(i2c->dev, "%s: called in STATE_STOP\n", __func__);
271 s3c24xx_i2c_disable_irq(i2c);
275 /* last thing we did was send a start condition on the
276 * bus, or started a new i2c message
279 if (iicstat & S3C2410_IICSTAT_LASTBIT &&
280 !(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
281 /* ack was not received... */
283 dev_dbg(i2c->dev, "ack was not received\n");
284 s3c24xx_i2c_stop(i2c, -ENXIO);
288 if (i2c->msg->flags & I2C_M_RD)
289 i2c->state = STATE_READ;
291 i2c->state = STATE_WRITE;
293 /* terminate the transfer if there is nothing to do
294 * as this is used by the i2c probe to find devices. */
296 if (is_lastmsg(i2c) && i2c->msg->len == 0) {
297 s3c24xx_i2c_stop(i2c, 0);
301 if (i2c->state == STATE_READ)
304 /* fall through to the write state, as we will need to
305 * send a byte as well */
308 /* we are writing data to the device... check for the
309 * end of the message, and if so, work out what to do
312 if (!(i2c->msg->flags & I2C_M_IGNORE_NAK)) {
313 if (iicstat & S3C2410_IICSTAT_LASTBIT) {
314 dev_dbg(i2c->dev, "WRITE: No Ack\n");
316 s3c24xx_i2c_stop(i2c, -ECONNREFUSED);
323 if (!is_msgend(i2c)) {
324 byte = i2c->msg->buf[i2c->msg_ptr++];
325 writeb(byte, i2c->regs + S3C2410_IICDS);
327 /* delay after writing the byte to allow the
328 * data setup time on the bus, as writing the
329 * data to the register causes the first bit
330 * to appear on SDA, and SCL will change as
331 * soon as the interrupt is acknowledged */
333 ndelay(i2c->tx_setup);
335 } else if (!is_lastmsg(i2c)) {
336 /* we need to go to the next i2c message */
338 dev_dbg(i2c->dev, "WRITE: Next Message\n");
344 /* check to see if we need to do another message */
345 if (i2c->msg->flags & I2C_M_NOSTART) {
347 if (i2c->msg->flags & I2C_M_RD) {
348 /* cannot do this, the controller
349 * forces us to send a new START
350 * when we change direction */
352 s3c24xx_i2c_stop(i2c, -EINVAL);
357 /* send the new start */
358 s3c24xx_i2c_message_start(i2c, i2c->msg);
359 i2c->state = STATE_START;
365 s3c24xx_i2c_stop(i2c, 0);
370 /* we have a byte of data in the data register, do
371 * something with it, and then work out wether we are
372 * going to do any more read/write
375 byte = readb(i2c->regs + S3C2410_IICDS);
376 i2c->msg->buf[i2c->msg_ptr++] = byte;
379 if (is_msglast(i2c)) {
380 /* last byte of buffer */
383 s3c24xx_i2c_disable_ack(i2c);
385 } else if (is_msgend(i2c)) {
386 /* ok, we've read the entire buffer, see if there
387 * is anything else we need to do */
389 if (is_lastmsg(i2c)) {
390 /* last message, send stop and complete */
391 dev_dbg(i2c->dev, "READ: Send Stop\n");
393 s3c24xx_i2c_stop(i2c, 0);
395 /* go to the next transfer */
396 dev_dbg(i2c->dev, "READ: Next Transfer\n");
407 /* acknowlegde the IRQ and get back on with the work */
410 tmp = readl(i2c->regs + S3C2410_IICCON);
411 tmp &= ~S3C2410_IICCON_IRQPEND;
412 writel(tmp, i2c->regs + S3C2410_IICCON);
419 * top level IRQ servicing routine
422 static irqreturn_t s3c24xx_i2c_irq(int irqno, void *dev_id)
424 struct s3c24xx_i2c *i2c = dev_id;
425 unsigned long status;
428 status = readl(i2c->regs + S3C2410_IICSTAT);
430 if (status & S3C2410_IICSTAT_ARBITR) {
431 /* deal with arbitration loss */
432 dev_err(i2c->dev, "deal with arbitration loss\n");
435 if (i2c->state == STATE_IDLE) {
436 dev_dbg(i2c->dev, "IRQ: error i2c->state == IDLE\n");
438 tmp = readl(i2c->regs + S3C2410_IICCON);
439 tmp &= ~S3C2410_IICCON_IRQPEND;
440 writel(tmp, i2c->regs + S3C2410_IICCON);
444 /* pretty much this leaves us with the fact that we've
445 * transmitted or received whatever byte we last sent */
447 i2s_s3c_irq_nextbyte(i2c, status);
454 /* s3c24xx_i2c_set_master
456 * get the i2c bus for a master transaction
459 static int s3c24xx_i2c_set_master(struct s3c24xx_i2c *i2c)
461 unsigned long iicstat;
464 while (timeout-- > 0) {
465 iicstat = readl(i2c->regs + S3C2410_IICSTAT);
467 if (!(iicstat & S3C2410_IICSTAT_BUSBUSY))
476 /* s3c24xx_i2c_doxfer
478 * this starts an i2c transfer
481 static int s3c24xx_i2c_doxfer(struct s3c24xx_i2c *i2c,
482 struct i2c_msg *msgs, int num)
484 unsigned long timeout;
490 ret = s3c24xx_i2c_set_master(i2c);
492 dev_err(i2c->dev, "cannot get bus (error %d)\n", ret);
497 spin_lock_irq(&i2c->lock);
503 i2c->state = STATE_START;
505 s3c24xx_i2c_enable_irq(i2c);
506 s3c24xx_i2c_message_start(i2c, msgs);
507 spin_unlock_irq(&i2c->lock);
509 timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
513 /* having these next two as dev_err() makes life very
514 * noisy when doing an i2cdetect */
517 dev_dbg(i2c->dev, "timeout\n");
519 dev_dbg(i2c->dev, "incomplete xfer (%d)\n", ret);
521 /* ensure the stop has been through the bus */
531 * first port of call from the i2c bus code when an message needs
532 * transferring across the i2c bus.
535 static int s3c24xx_i2c_xfer(struct i2c_adapter *adap,
536 struct i2c_msg *msgs, int num)
538 struct s3c24xx_i2c *i2c = (struct s3c24xx_i2c *)adap->algo_data;
542 for (retry = 0; retry < adap->retries; retry++) {
544 ret = s3c24xx_i2c_doxfer(i2c, msgs, num);
549 dev_dbg(i2c->dev, "Retrying transmission (%d)\n", retry);
557 /* declare our i2c functionality */
558 static u32 s3c24xx_i2c_func(struct i2c_adapter *adap)
560 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
563 /* i2c bus registration info */
565 static const struct i2c_algorithm s3c24xx_i2c_algorithm = {
566 .master_xfer = s3c24xx_i2c_xfer,
567 .functionality = s3c24xx_i2c_func,
570 /* s3c24xx_i2c_calcdivisor
572 * return the divisor settings for a given frequency
575 static int s3c24xx_i2c_calcdivisor(unsigned long clkin, unsigned int wanted,
576 unsigned int *div1, unsigned int *divs)
578 unsigned int calc_divs = clkin / wanted;
579 unsigned int calc_div1;
581 if (calc_divs > (16*16))
586 calc_divs += calc_div1-1;
587 calc_divs /= calc_div1;
597 return clkin / (calc_divs * calc_div1);
600 /* s3c24xx_i2c_clockrate
602 * work out a divisor for the user requested frequency setting,
603 * either by the requested frequency, or scanning the acceptable
604 * range of frequencies until something is found
607 static int s3c24xx_i2c_clockrate(struct s3c24xx_i2c *i2c, unsigned int *got)
609 struct s3c2410_platform_i2c *pdata = i2c->dev->platform_data;
610 unsigned long clkin = clk_get_rate(i2c->clk);
611 unsigned int divs, div1;
612 unsigned long target_frequency;
616 i2c->clkrate = clkin;
617 clkin /= 1000; /* clkin now in KHz */
619 dev_dbg(i2c->dev, "pdata desired frequency %lu\n", pdata->frequency);
621 target_frequency = pdata->frequency ? pdata->frequency : 100000;
623 target_frequency /= 1000; /* Target frequency now in KHz */
625 freq = s3c24xx_i2c_calcdivisor(clkin, target_frequency, &div1, &divs);
627 if (freq > target_frequency) {
629 "Unable to achieve desired frequency %luKHz." \
630 " Lowest achievable %dKHz\n", target_frequency, freq);
636 iiccon = readl(i2c->regs + S3C2410_IICCON);
637 iiccon &= ~(S3C2410_IICCON_SCALEMASK | S3C2410_IICCON_TXDIV_512);
641 iiccon |= S3C2410_IICCON_TXDIV_512;
643 writel(iiccon, i2c->regs + S3C2410_IICCON);
645 if (s3c24xx_i2c_is2440(i2c)) {
646 unsigned long sda_delay;
648 if (pdata->sda_delay) {
649 sda_delay = (freq / 1000) * pdata->sda_delay;
650 sda_delay /= 1000000;
651 sda_delay = DIV_ROUND_UP(sda_delay, 5);
654 sda_delay |= S3C2410_IICLC_FILTER_ON;
658 dev_dbg(i2c->dev, "IICLC=%08lx\n", sda_delay);
659 writel(sda_delay, i2c->regs + S3C2440_IICLC);
665 #ifdef CONFIG_CPU_FREQ
667 #define freq_to_i2c(_n) container_of(_n, struct s3c24xx_i2c, freq_transition)
669 static int s3c24xx_i2c_cpufreq_transition(struct notifier_block *nb,
670 unsigned long val, void *data)
672 struct s3c24xx_i2c *i2c = freq_to_i2c(nb);
678 delta_f = clk_get_rate(i2c->clk) - i2c->clkrate;
680 /* if we're post-change and the input clock has slowed down
681 * or at pre-change and the clock is about to speed up, then
682 * adjust our clock rate. <0 is slow, >0 speedup.
685 if ((val == CPUFREQ_POSTCHANGE && delta_f < 0) ||
686 (val == CPUFREQ_PRECHANGE && delta_f > 0)) {
687 spin_lock_irqsave(&i2c->lock, flags);
688 ret = s3c24xx_i2c_clockrate(i2c, &got);
689 spin_unlock_irqrestore(&i2c->lock, flags);
692 dev_err(i2c->dev, "cannot find frequency\n");
694 dev_info(i2c->dev, "setting freq %d\n", got);
700 static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
702 i2c->freq_transition.notifier_call = s3c24xx_i2c_cpufreq_transition;
704 return cpufreq_register_notifier(&i2c->freq_transition,
705 CPUFREQ_TRANSITION_NOTIFIER);
708 static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
710 cpufreq_unregister_notifier(&i2c->freq_transition,
711 CPUFREQ_TRANSITION_NOTIFIER);
715 static inline int s3c24xx_i2c_register_cpufreq(struct s3c24xx_i2c *i2c)
720 static inline void s3c24xx_i2c_deregister_cpufreq(struct s3c24xx_i2c *i2c)
727 * initialise the controller, set the IO lines and frequency
730 static int s3c24xx_i2c_init(struct s3c24xx_i2c *i2c)
732 unsigned long iicon = S3C2410_IICCON_IRQEN | S3C2410_IICCON_ACKEN;
733 struct s3c2410_platform_i2c *pdata;
736 /* get the plafrom data */
738 pdata = i2c->dev->platform_data;
740 /* inititalise the gpio */
743 pdata->cfg_gpio(to_platform_device(i2c->dev));
745 /* write slave address */
747 writeb(pdata->slave_addr, i2c->regs + S3C2410_IICADD);
749 dev_info(i2c->dev, "slave address 0x%02x\n", pdata->slave_addr);
751 writel(iicon, i2c->regs + S3C2410_IICCON);
753 /* we need to work out the divisors for the clock... */
755 if (s3c24xx_i2c_clockrate(i2c, &freq) != 0) {
756 writel(0, i2c->regs + S3C2410_IICCON);
757 dev_err(i2c->dev, "cannot meet bus frequency required\n");
761 /* todo - check that the i2c lines aren't being dragged anywhere */
763 dev_info(i2c->dev, "bus frequency set to %d KHz\n", freq);
764 dev_dbg(i2c->dev, "S3C2410_IICCON=0x%02lx\n", iicon);
766 /* check for s3c2440 i2c controller */
768 if (s3c24xx_i2c_is2440(i2c))
769 writel(0x0, i2c->regs + S3C2440_IICLC);
776 * called by the bus driver when a suitable device is found
779 static int s3c24xx_i2c_probe(struct platform_device *pdev)
781 struct s3c24xx_i2c *i2c;
782 struct s3c2410_platform_i2c *pdata;
783 struct resource *res;
786 pdata = pdev->dev.platform_data;
788 dev_err(&pdev->dev, "no platform data\n");
792 i2c = kzalloc(sizeof(struct s3c24xx_i2c), GFP_KERNEL);
794 dev_err(&pdev->dev, "no memory for state\n");
798 strlcpy(i2c->adap.name, "s3c2410-i2c", sizeof(i2c->adap.name));
799 i2c->adap.owner = THIS_MODULE;
800 i2c->adap.algo = &s3c24xx_i2c_algorithm;
801 i2c->adap.retries = 2;
802 i2c->adap.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
805 spin_lock_init(&i2c->lock);
806 init_waitqueue_head(&i2c->wait);
808 /* find the clock and enable it */
810 i2c->dev = &pdev->dev;
811 i2c->clk = clk_get(&pdev->dev, "i2c");
812 if (IS_ERR(i2c->clk)) {
813 dev_err(&pdev->dev, "cannot get clock\n");
818 dev_dbg(&pdev->dev, "clock source %p\n", i2c->clk);
820 clk_enable(i2c->clk);
822 /* map the registers */
824 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
826 dev_err(&pdev->dev, "cannot find IO resource\n");
831 i2c->ioarea = request_mem_region(res->start, resource_size(res),
834 if (i2c->ioarea == NULL) {
835 dev_err(&pdev->dev, "cannot request IO\n");
840 i2c->regs = ioremap(res->start, resource_size(res));
842 if (i2c->regs == NULL) {
843 dev_err(&pdev->dev, "cannot map IO\n");
848 dev_dbg(&pdev->dev, "registers %p (%p, %p)\n",
849 i2c->regs, i2c->ioarea, res);
851 /* setup info block for the i2c core */
853 i2c->adap.algo_data = i2c;
854 i2c->adap.dev.parent = &pdev->dev;
856 /* initialise the i2c controller */
858 ret = s3c24xx_i2c_init(i2c);
862 /* find the IRQ for this unit (note, this relies on the init call to
863 * ensure no current IRQs pending
866 i2c->irq = ret = platform_get_irq(pdev, 0);
868 dev_err(&pdev->dev, "cannot find IRQ\n");
872 ret = request_irq(i2c->irq, s3c24xx_i2c_irq, IRQF_DISABLED,
873 dev_name(&pdev->dev), i2c);
876 dev_err(&pdev->dev, "cannot claim IRQ %d\n", i2c->irq);
880 ret = s3c24xx_i2c_register_cpufreq(i2c);
882 dev_err(&pdev->dev, "failed to register cpufreq notifier\n");
886 /* Note, previous versions of the driver used i2c_add_adapter()
887 * to add the bus at any number. We now pass the bus number via
888 * the platform data, so if unset it will now default to always
892 i2c->adap.nr = pdata->bus_num;
894 ret = i2c_add_numbered_adapter(&i2c->adap);
896 dev_err(&pdev->dev, "failed to add bus to i2c core\n");
900 platform_set_drvdata(pdev, i2c);
902 dev_info(&pdev->dev, "%s: S3C I2C adapter\n", dev_name(&i2c->adap.dev));
906 s3c24xx_i2c_deregister_cpufreq(i2c);
909 free_irq(i2c->irq, i2c);
915 release_resource(i2c->ioarea);
919 clk_disable(i2c->clk);
927 /* s3c24xx_i2c_remove
929 * called when device is removed from the bus
932 static int s3c24xx_i2c_remove(struct platform_device *pdev)
934 struct s3c24xx_i2c *i2c = platform_get_drvdata(pdev);
936 s3c24xx_i2c_deregister_cpufreq(i2c);
938 i2c_del_adapter(&i2c->adap);
939 free_irq(i2c->irq, i2c);
941 clk_disable(i2c->clk);
946 release_resource(i2c->ioarea);
954 static int s3c24xx_i2c_suspend_late(struct platform_device *dev,
957 struct s3c24xx_i2c *i2c = platform_get_drvdata(dev);
962 static int s3c24xx_i2c_resume(struct platform_device *dev)
964 struct s3c24xx_i2c *i2c = platform_get_drvdata(dev);
967 s3c24xx_i2c_init(i2c);
973 #define s3c24xx_i2c_suspend_late NULL
974 #define s3c24xx_i2c_resume NULL
977 /* device driver for platform bus bits */
979 static struct platform_device_id s3c24xx_driver_ids[] = {
981 .name = "s3c2410-i2c",
982 .driver_data = TYPE_S3C2410,
984 .name = "s3c2440-i2c",
985 .driver_data = TYPE_S3C2440,
988 MODULE_DEVICE_TABLE(platform, s3c24xx_driver_ids);
990 static struct platform_driver s3c24xx_i2c_driver = {
991 .probe = s3c24xx_i2c_probe,
992 .remove = s3c24xx_i2c_remove,
993 .suspend_late = s3c24xx_i2c_suspend_late,
994 .resume = s3c24xx_i2c_resume,
995 .id_table = s3c24xx_driver_ids,
997 .owner = THIS_MODULE,
1002 static int __init i2c_adap_s3c_init(void)
1004 return platform_driver_register(&s3c24xx_i2c_driver);
1006 subsys_initcall(i2c_adap_s3c_init);
1008 static void __exit i2c_adap_s3c_exit(void)
1010 platform_driver_unregister(&s3c24xx_i2c_driver);
1012 module_exit(i2c_adap_s3c_exit);
1014 MODULE_DESCRIPTION("S3C24XX I2C Bus driver");
1015 MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
1016 MODULE_LICENSE("GPL");