2 * MPC8641 HPCN Device Tree Source
4 * Copyright 2006 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "MPC8641HPCN";
16 compatible = "fsl,mpc8641hpcn";
39 d-cache-line-size = <32>;
40 i-cache-line-size = <32>;
41 d-cache-size = <32768>; // L1
42 i-cache-size = <32768>; // L1
43 timebase-frequency = <0>; // From uboot
44 bus-frequency = <0>; // From uboot
45 clock-frequency = <0>; // From uboot
50 d-cache-line-size = <32>;
51 i-cache-line-size = <32>;
52 d-cache-size = <32768>;
53 i-cache-size = <32768>;
54 timebase-frequency = <0>; // From uboot
55 bus-frequency = <0>; // From uboot
56 clock-frequency = <0>; // From uboot
61 device_type = "memory";
62 reg = <0x00000000 0x40000000>; // 1G at 0x0
68 compatible = "fsl,mpc8641-localbus", "simple-bus";
69 reg = <0xf8005000 0x1000>;
71 interrupt-parent = <&mpic>;
73 ranges = <0 0 0xff800000 0x00800000
74 1 0 0xfe000000 0x01000000
75 2 0 0xf8200000 0x00100000
76 3 0 0xf8100000 0x00100000>;
79 compatible = "cfi-flash";
80 reg = <0 0 0x00800000>;
87 reg = <0x00000000 0x00300000>;
91 reg = <0x00300000 0x00100000>;
96 reg = <0x00400000 0x00300000>;
100 reg = <0x00700000 0x00100000>;
107 #address-cells = <1>;
110 compatible = "simple-bus";
111 ranges = <0x00000000 0xf8000000 0x00100000>;
112 reg = <0xf8000000 0x00001000>; // CCSRBAR
116 #address-cells = <1>;
119 compatible = "fsl-i2c";
120 reg = <0x3000 0x100>;
122 interrupt-parent = <&mpic>;
127 #address-cells = <1>;
130 compatible = "fsl-i2c";
131 reg = <0x3100 0x100>;
133 interrupt-parent = <&mpic>;
138 #address-cells = <1>;
140 compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
142 ranges = <0x0 0x21100 0x200>;
145 compatible = "fsl,mpc8641-dma-channel",
146 "fsl,eloplus-dma-channel";
149 interrupt-parent = <&mpic>;
153 compatible = "fsl,mpc8641-dma-channel",
154 "fsl,eloplus-dma-channel";
157 interrupt-parent = <&mpic>;
161 compatible = "fsl,mpc8641-dma-channel",
162 "fsl,eloplus-dma-channel";
165 interrupt-parent = <&mpic>;
169 compatible = "fsl,mpc8641-dma-channel",
170 "fsl,eloplus-dma-channel";
173 interrupt-parent = <&mpic>;
179 #address-cells = <1>;
181 compatible = "fsl,gianfar-mdio";
182 reg = <0x24520 0x20>;
184 phy0: ethernet-phy@0 {
185 interrupt-parent = <&mpic>;
188 device_type = "ethernet-phy";
190 phy1: ethernet-phy@1 {
191 interrupt-parent = <&mpic>;
194 device_type = "ethernet-phy";
196 phy2: ethernet-phy@2 {
197 interrupt-parent = <&mpic>;
200 device_type = "ethernet-phy";
202 phy3: ethernet-phy@3 {
203 interrupt-parent = <&mpic>;
206 device_type = "ethernet-phy";
210 enet0: ethernet@24000 {
212 device_type = "network";
214 compatible = "gianfar";
215 reg = <0x24000 0x1000>;
216 local-mac-address = [ 00 00 00 00 00 00 ];
217 interrupts = <29 2 30 2 34 2>;
218 interrupt-parent = <&mpic>;
219 phy-handle = <&phy0>;
220 phy-connection-type = "rgmii-id";
223 enet1: ethernet@25000 {
225 device_type = "network";
227 compatible = "gianfar";
228 reg = <0x25000 0x1000>;
229 local-mac-address = [ 00 00 00 00 00 00 ];
230 interrupts = <35 2 36 2 40 2>;
231 interrupt-parent = <&mpic>;
232 phy-handle = <&phy1>;
233 phy-connection-type = "rgmii-id";
236 enet2: ethernet@26000 {
238 device_type = "network";
240 compatible = "gianfar";
241 reg = <0x26000 0x1000>;
242 local-mac-address = [ 00 00 00 00 00 00 ];
243 interrupts = <31 2 32 2 33 2>;
244 interrupt-parent = <&mpic>;
245 phy-handle = <&phy2>;
246 phy-connection-type = "rgmii-id";
249 enet3: ethernet@27000 {
251 device_type = "network";
253 compatible = "gianfar";
254 reg = <0x27000 0x1000>;
255 local-mac-address = [ 00 00 00 00 00 00 ];
256 interrupts = <37 2 38 2 39 2>;
257 interrupt-parent = <&mpic>;
258 phy-handle = <&phy3>;
259 phy-connection-type = "rgmii-id";
262 serial0: serial@4500 {
264 device_type = "serial";
265 compatible = "ns16550";
266 reg = <0x4500 0x100>;
267 clock-frequency = <0>;
269 interrupt-parent = <&mpic>;
272 serial1: serial@4600 {
274 device_type = "serial";
275 compatible = "ns16550";
276 reg = <0x4600 0x100>;
277 clock-frequency = <0>;
279 interrupt-parent = <&mpic>;
283 interrupt-controller;
284 #address-cells = <0>;
285 #interrupt-cells = <2>;
286 reg = <0x40000 0x40000>;
287 compatible = "chrp,open-pic";
288 device_type = "open-pic";
291 global-utilities@e0000 {
292 compatible = "fsl,mpc8641-guts";
293 reg = <0xe0000 0x1000>;
298 pci0: pcie@f8008000 {
300 compatible = "fsl,mpc8641-pcie";
302 #interrupt-cells = <1>;
304 #address-cells = <3>;
305 reg = <0xf8008000 0x1000>;
306 bus-range = <0x0 0xff>;
307 ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x20000000
308 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
309 clock-frequency = <33333333>;
310 interrupt-parent = <&mpic>;
312 interrupt-map-mask = <0xff00 0 0 7>;
314 /* IDSEL 0x11 func 0 - PCI slot 1 */
315 0x8800 0 0 1 &mpic 2 1
316 0x8800 0 0 2 &mpic 3 1
317 0x8800 0 0 3 &mpic 4 1
318 0x8800 0 0 4 &mpic 1 1
320 /* IDSEL 0x11 func 1 - PCI slot 1 */
321 0x8900 0 0 1 &mpic 2 1
322 0x8900 0 0 2 &mpic 3 1
323 0x8900 0 0 3 &mpic 4 1
324 0x8900 0 0 4 &mpic 1 1
326 /* IDSEL 0x11 func 2 - PCI slot 1 */
327 0x8a00 0 0 1 &mpic 2 1
328 0x8a00 0 0 2 &mpic 3 1
329 0x8a00 0 0 3 &mpic 4 1
330 0x8a00 0 0 4 &mpic 1 1
332 /* IDSEL 0x11 func 3 - PCI slot 1 */
333 0x8b00 0 0 1 &mpic 2 1
334 0x8b00 0 0 2 &mpic 3 1
335 0x8b00 0 0 3 &mpic 4 1
336 0x8b00 0 0 4 &mpic 1 1
338 /* IDSEL 0x11 func 4 - PCI slot 1 */
339 0x8c00 0 0 1 &mpic 2 1
340 0x8c00 0 0 2 &mpic 3 1
341 0x8c00 0 0 3 &mpic 4 1
342 0x8c00 0 0 4 &mpic 1 1
344 /* IDSEL 0x11 func 5 - PCI slot 1 */
345 0x8d00 0 0 1 &mpic 2 1
346 0x8d00 0 0 2 &mpic 3 1
347 0x8d00 0 0 3 &mpic 4 1
348 0x8d00 0 0 4 &mpic 1 1
350 /* IDSEL 0x11 func 6 - PCI slot 1 */
351 0x8e00 0 0 1 &mpic 2 1
352 0x8e00 0 0 2 &mpic 3 1
353 0x8e00 0 0 3 &mpic 4 1
354 0x8e00 0 0 4 &mpic 1 1
356 /* IDSEL 0x11 func 7 - PCI slot 1 */
357 0x8f00 0 0 1 &mpic 2 1
358 0x8f00 0 0 2 &mpic 3 1
359 0x8f00 0 0 3 &mpic 4 1
360 0x8f00 0 0 4 &mpic 1 1
362 /* IDSEL 0x12 func 0 - PCI slot 2 */
363 0x9000 0 0 1 &mpic 3 1
364 0x9000 0 0 2 &mpic 4 1
365 0x9000 0 0 3 &mpic 1 1
366 0x9000 0 0 4 &mpic 2 1
368 /* IDSEL 0x12 func 1 - PCI slot 2 */
369 0x9100 0 0 1 &mpic 3 1
370 0x9100 0 0 2 &mpic 4 1
371 0x9100 0 0 3 &mpic 1 1
372 0x9100 0 0 4 &mpic 2 1
374 /* IDSEL 0x12 func 2 - PCI slot 2 */
375 0x9200 0 0 1 &mpic 3 1
376 0x9200 0 0 2 &mpic 4 1
377 0x9200 0 0 3 &mpic 1 1
378 0x9200 0 0 4 &mpic 2 1
380 /* IDSEL 0x12 func 3 - PCI slot 2 */
381 0x9300 0 0 1 &mpic 3 1
382 0x9300 0 0 2 &mpic 4 1
383 0x9300 0 0 3 &mpic 1 1
384 0x9300 0 0 4 &mpic 2 1
386 /* IDSEL 0x12 func 4 - PCI slot 2 */
387 0x9400 0 0 1 &mpic 3 1
388 0x9400 0 0 2 &mpic 4 1
389 0x9400 0 0 3 &mpic 1 1
390 0x9400 0 0 4 &mpic 2 1
392 /* IDSEL 0x12 func 5 - PCI slot 2 */
393 0x9500 0 0 1 &mpic 3 1
394 0x9500 0 0 2 &mpic 4 1
395 0x9500 0 0 3 &mpic 1 1
396 0x9500 0 0 4 &mpic 2 1
398 /* IDSEL 0x12 func 6 - PCI slot 2 */
399 0x9600 0 0 1 &mpic 3 1
400 0x9600 0 0 2 &mpic 4 1
401 0x9600 0 0 3 &mpic 1 1
402 0x9600 0 0 4 &mpic 2 1
404 /* IDSEL 0x12 func 7 - PCI slot 2 */
405 0x9700 0 0 1 &mpic 3 1
406 0x9700 0 0 2 &mpic 4 1
407 0x9700 0 0 3 &mpic 1 1
408 0x9700 0 0 4 &mpic 2 1
411 0xe000 0 0 1 &i8259 12 2
412 0xe100 0 0 2 &i8259 9 2
413 0xe200 0 0 3 &i8259 10 2
414 0xe300 0 0 4 &i8259 112
417 0xe800 0 0 1 &i8259 6 2
420 0xf000 0 0 1 &i8259 7 2
421 0xf100 0 0 1 &i8259 7 2
423 // IDSEL 0x1f IDE/SATA
424 0xf800 0 0 1 &i8259 14 2
425 0xf900 0 0 1 &i8259 5 2
431 #address-cells = <3>;
433 ranges = <0x02000000 0x0 0x80000000
434 0x02000000 0x0 0x80000000
437 0x01000000 0x0 0x00000000
438 0x01000000 0x0 0x00000000
443 #address-cells = <3>;
444 ranges = <0x02000000 0x0 0x80000000
445 0x02000000 0x0 0x80000000
447 0x01000000 0x0 0x00000000
448 0x01000000 0x0 0x00000000
452 #interrupt-cells = <2>;
454 #address-cells = <2>;
455 reg = <0xf000 0 0 0 0>;
456 ranges = <1 0 0x01000000 0 0
458 interrupt-parent = <&i8259>;
460 i8259: interrupt-controller@20 {
464 interrupt-controller;
465 device_type = "interrupt-controller";
466 #address-cells = <0>;
467 #interrupt-cells = <2>;
468 compatible = "chrp,iic";
470 interrupt-parent = <&mpic>;
475 #address-cells = <1>;
476 reg = <1 0x60 1 1 0x64 1>;
477 interrupts = <1 3 12 3>;
483 compatible = "pnpPNP,303";
488 compatible = "pnpPNP,f03";
499 reg = <1 0x400 0x80>;
507 pci1: pcie@f8009000 {
509 compatible = "fsl,mpc8641-pcie";
511 #interrupt-cells = <1>;
513 #address-cells = <3>;
514 reg = <0xf8009000 0x1000>;
515 bus-range = <0 0xff>;
516 ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
517 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
518 clock-frequency = <33333333>;
519 interrupt-parent = <&mpic>;
521 interrupt-map-mask = <0xf800 0 0 7>;
524 0x0000 0 0 1 &mpic 4 1
525 0x0000 0 0 2 &mpic 5 1
526 0x0000 0 0 3 &mpic 6 1
527 0x0000 0 0 4 &mpic 7 1
532 #address-cells = <3>;
534 ranges = <0x02000000 0x0 0xa0000000
535 0x02000000 0x0 0xa0000000
538 0x01000000 0x0 0x00000000
539 0x01000000 0x0 0x00000000
543 rapidio0: rapidio@f80c0000 {
544 #address-cells = <2>;
546 compatible = "fsl,rapidio-delta";
547 reg = <0xf80c0000 0x20000>;
548 ranges = <0 0 0xc0000000 0 0x20000000>;
549 interrupt-parent = <&mpic>;
550 /* err_irq bell_outb_irq bell_inb_irq
551 msg1_tx_irq msg1_rx_irq msg2_tx_irq msg2_rx_irq */
552 interrupts = <48 2 49 2 50 2 53 2 54 2 55 2 56 2>;