2 * linux/drivers/video/stifb.c -
3 * Low level Frame buffer driver for HP workstations with
4 * STI (standard text interface) video firmware.
6 * Copyright (C) 2001-2006 Helge Deller <deller@gmx.de>
7 * Portions Copyright (C) 2001 Thomas Bogendoerfer <tsbogend@alpha.franken.de>
10 * - linux/drivers/video/artistfb.c -- Artist frame buffer driver
11 * Copyright (C) 2000 Philipp Rumpf <prumpf@tux.org>
12 * - based on skeletonfb, which was
13 * Created 28 Dec 1997 by Geert Uytterhoeven
14 * - HP Xhp cfb-based X11 window driver for XFree86
15 * (c)Copyright 1992 Hewlett-Packard Co.
18 * The following graphics display devices (NGLE family) are supported by this driver:
20 * HPA4070A known as "HCRX", a 1280x1024 color device with 8 planes
21 * HPA4071A known as "HCRX24", a 1280x1024 color device with 24 planes,
22 * optionally available with a hardware accelerator as HPA4071A_Z
23 * HPA1659A known as "CRX", a 1280x1024 color device with 8 planes
24 * HPA1439A known as "CRX24", a 1280x1024 color device with 24 planes,
25 * optionally available with a hardware accelerator.
26 * HPA1924A known as "GRX", a 1280x1024 grayscale device with 8 planes
27 * HPA2269A known as "Dual CRX", a 1280x1024 color device with 8 planes,
28 * implements support for two displays on a single graphics card.
29 * HP710C internal graphics support optionally available on the HP9000s710 SPU,
30 * supports 1280x1024 color displays with 8 planes.
31 * HP710G same as HP710C, 1280x1024 grayscale only
32 * HP710L same as HP710C, 1024x768 color only
33 * HP712 internal graphics support on HP9000s712 SPU, supports 640x480,
34 * 1024x768 or 1280x1024 color displays on 8 planes (Artist)
36 * This file is subject to the terms and conditions of the GNU General Public
37 * License. See the file COPYING in the main directory of this archive
42 * - 1bpp mode is completely untested
43 * - add support for h/w acceleration
44 * - add hardware cursor
45 * - automatically disable double buffering (e.g. on RDI precisionbook laptop)
49 /* on supported graphic devices you may:
50 * #define FALLBACK_TO_1BPP to fall back to 1 bpp, or
51 * #undef FALLBACK_TO_1BPP to reject support for unsupported cards */
52 #undef FALLBACK_TO_1BPP
54 #undef DEBUG_STIFB_REGS /* debug sti register accesses */
57 #include <linux/module.h>
58 #include <linux/kernel.h>
59 #include <linux/errno.h>
60 #include <linux/string.h>
62 #include <linux/slab.h>
63 #include <linux/delay.h>
65 #include <linux/init.h>
66 #include <linux/ioport.h>
68 #include <asm/grfioctl.h> /* for HP-UX compatibility */
69 #include <asm/uaccess.h>
73 /* REGION_BASE(fb_info, index) returns the virtual address for region <index> */
74 #define REGION_BASE(fb_info, index) \
75 F_EXTEND(fb_info->sti->glob_cfg->region_ptrs[index])
77 #define NGLEDEVDEPROM_CRT_REGION 1
79 #define NR_PALETTE 256
82 __s32 video_config_reg;
83 __s32 misc_video_start;
84 __s32 horiz_timing_fmt;
85 __s32 serr_timing_fmt;
86 __s32 vert_timing_fmt;
89 __s32 vtg_state_elements;
95 __s16 sizeof_ngle_data;
96 __s16 x_size_visible; /* visible screen dim in pixels */
99 __s16 cursor_pipeline_delay;
100 __s16 video_interleaves;
108 struct sti_struct *sti;
109 int deviceSpecificConfig;
110 u32 pseudo_palette[16];
113 static int __initdata stifb_bpp_pref[MAX_STI_ROMS];
115 /* ------------------- chipset specific functions -------------------------- */
117 /* offsets to graphic-chip internal registers */
119 #define REG_1 0x000118
120 #define REG_2 0x000480
121 #define REG_3 0x0004a0
122 #define REG_4 0x000600
123 #define REG_6 0x000800
124 #define REG_8 0x000820
125 #define REG_9 0x000a04
126 #define REG_10 0x018000
127 #define REG_11 0x018004
128 #define REG_12 0x01800c
129 #define REG_13 0x018018
130 #define REG_14 0x01801c
131 #define REG_15 0x200000
132 #define REG_15b0 0x200000
133 #define REG_16b1 0x200005
134 #define REG_16b3 0x200007
135 #define REG_21 0x200218
136 #define REG_22 0x0005a0
137 #define REG_23 0x0005c0
138 #define REG_26 0x200118
139 #define REG_27 0x200308
140 #define REG_32 0x21003c
141 #define REG_33 0x210040
142 #define REG_34 0x200008
143 #define REG_35 0x018010
144 #define REG_38 0x210020
145 #define REG_39 0x210120
146 #define REG_40 0x210130
147 #define REG_42 0x210028
148 #define REG_43 0x21002c
149 #define REG_44 0x210030
150 #define REG_45 0x210034
152 #define READ_BYTE(fb,reg) gsc_readb((fb)->info.fix.mmio_start + (reg))
153 #define READ_WORD(fb,reg) gsc_readl((fb)->info.fix.mmio_start + (reg))
156 #ifndef DEBUG_STIFB_REGS
159 # define WRITE_BYTE(value,fb,reg) gsc_writeb((value),(fb)->info.fix.mmio_start + (reg))
160 # define WRITE_WORD(value,fb,reg) gsc_writel((value),(fb)->info.fix.mmio_start + (reg))
162 static int debug_on = 1;
163 # define DEBUG_OFF() debug_on=0
164 # define DEBUG_ON() debug_on=1
165 # define WRITE_BYTE(value,fb,reg) do { if (debug_on) \
166 printk(KERN_DEBUG "%30s: WRITE_BYTE(0x%06x) = 0x%02x (old=0x%02x)\n", \
167 __FUNCTION__, reg, value, READ_BYTE(fb,reg)); \
168 gsc_writeb((value),(fb)->info.fix.mmio_start + (reg)); } while (0)
169 # define WRITE_WORD(value,fb,reg) do { if (debug_on) \
170 printk(KERN_DEBUG "%30s: WRITE_WORD(0x%06x) = 0x%08x (old=0x%08x)\n", \
171 __FUNCTION__, reg, value, READ_WORD(fb,reg)); \
172 gsc_writel((value),(fb)->info.fix.mmio_start + (reg)); } while (0)
173 #endif /* DEBUG_STIFB_REGS */
176 #define ENABLE 1 /* for enabling/disabling screen */
179 #define NGLE_LOCK(fb_info) do { } while (0)
180 #define NGLE_UNLOCK(fb_info) do { } while (0)
183 SETUP_HW(struct stifb_info *fb)
188 stat = READ_BYTE(fb, REG_15b0);
190 stat = READ_BYTE(fb, REG_15b0);
196 SETUP_FB(struct stifb_info *fb)
198 unsigned int reg10_value = 0;
203 case CRT_ID_VISUALIZE_EG:
204 case S9000_ID_ARTIST:
205 case S9000_ID_A1659A:
206 reg10_value = 0x13601000;
208 case S9000_ID_A1439A:
209 if (fb->info.var.bits_per_pixel == 32)
210 reg10_value = 0xBBA0A000;
212 reg10_value = 0x13601000;
215 if (fb->info.var.bits_per_pixel == 32)
216 reg10_value = 0xBBA0A000;
218 reg10_value = 0x13602000;
220 case S9000_ID_TIMBER:
221 case CRX24_OVERLAY_PLANES:
222 reg10_value = 0x13602000;
226 WRITE_WORD(reg10_value, fb, REG_10);
227 WRITE_WORD(0x83000300, fb, REG_14);
229 WRITE_BYTE(1, fb, REG_16b1);
233 START_IMAGE_COLORMAP_ACCESS(struct stifb_info *fb)
236 WRITE_WORD(0xBBE0F000, fb, REG_10);
237 WRITE_WORD(0x03000300, fb, REG_14);
238 WRITE_WORD(~0, fb, REG_13);
242 WRITE_IMAGE_COLOR(struct stifb_info *fb, int index, int color)
245 WRITE_WORD(((0x100+index)<<2), fb, REG_3);
246 WRITE_WORD(color, fb, REG_4);
250 FINISH_IMAGE_COLORMAP_ACCESS(struct stifb_info *fb)
252 WRITE_WORD(0x400, fb, REG_2);
253 if (fb->info.var.bits_per_pixel == 32) {
254 WRITE_WORD(0x83000100, fb, REG_1);
256 if (fb->id == S9000_ID_ARTIST || fb->id == CRT_ID_VISUALIZE_EG)
257 WRITE_WORD(0x80000100, fb, REG_26);
259 WRITE_WORD(0x80000100, fb, REG_1);
265 SETUP_RAMDAC(struct stifb_info *fb)
268 WRITE_WORD(0x04000000, fb, 0x1020);
269 WRITE_WORD(0xff000000, fb, 0x1028);
273 CRX24_SETUP_RAMDAC(struct stifb_info *fb)
276 WRITE_WORD(0x04000000, fb, 0x1000);
277 WRITE_WORD(0x02000000, fb, 0x1004);
278 WRITE_WORD(0xff000000, fb, 0x1008);
279 WRITE_WORD(0x05000000, fb, 0x1000);
280 WRITE_WORD(0x02000000, fb, 0x1004);
281 WRITE_WORD(0x03000000, fb, 0x1008);
286 HCRX_SETUP_RAMDAC(struct stifb_info *fb)
288 WRITE_WORD(0xffffffff, fb, REG_32);
293 CRX24_SET_OVLY_MASK(struct stifb_info *fb)
296 WRITE_WORD(0x13a02000, fb, REG_11);
297 WRITE_WORD(0x03000300, fb, REG_14);
298 WRITE_WORD(0x000017f0, fb, REG_3);
299 WRITE_WORD(0xffffffff, fb, REG_13);
300 WRITE_WORD(0xffffffff, fb, REG_22);
301 WRITE_WORD(0x00000000, fb, REG_23);
305 ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
307 unsigned int value = enable ? 0x43000000 : 0x03000000;
309 WRITE_WORD(0x06000000, fb, 0x1030);
310 WRITE_WORD(value, fb, 0x1038);
314 CRX24_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
316 unsigned int value = enable ? 0x10000000 : 0x30000000;
318 WRITE_WORD(0x01000000, fb, 0x1000);
319 WRITE_WORD(0x02000000, fb, 0x1004);
320 WRITE_WORD(value, fb, 0x1008);
324 ARTIST_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
326 u32 DregsMiscVideo = REG_21;
327 u32 DregsMiscCtl = REG_27;
331 WRITE_WORD(READ_WORD(fb, DregsMiscVideo) | 0x0A000000, fb, DregsMiscVideo);
332 WRITE_WORD(READ_WORD(fb, DregsMiscCtl) | 0x00800000, fb, DregsMiscCtl);
334 WRITE_WORD(READ_WORD(fb, DregsMiscVideo) & ~0x0A000000, fb, DregsMiscVideo);
335 WRITE_WORD(READ_WORD(fb, DregsMiscCtl) & ~0x00800000, fb, DregsMiscCtl);
339 #define GET_ROMTABLE_INDEX(fb) \
340 (READ_BYTE(fb, REG_16b3) - 1)
342 #define HYPER_CONFIG_PLANES_24 0x00000100
344 #define IS_24_DEVICE(fb) \
345 (fb->deviceSpecificConfig & HYPER_CONFIG_PLANES_24)
347 #define IS_888_DEVICE(fb) \
348 (!(IS_24_DEVICE(fb)))
350 #define GET_FIFO_SLOTS(fb, cnt, numslots) \
351 { while (cnt < numslots) \
352 cnt = READ_WORD(fb, REG_34); \
356 #define IndexedDcd 0 /* Pixel data is indexed (pseudo) color */
357 #define Otc04 2 /* Pixels in each longword transfer (4) */
358 #define Otc32 5 /* Pixels in each longword transfer (32) */
359 #define Ots08 3 /* Each pixel is size (8)d transfer (1) */
360 #define OtsIndirect 6 /* Each bit goes through FG/BG color(8) */
361 #define AddrLong 5 /* FB address is Long aligned (pixel) */
362 #define BINovly 0x2 /* 8 bit overlay */
363 #define BINapp0I 0x0 /* Application Buffer 0, Indexed */
364 #define BINapp1I 0x1 /* Application Buffer 1, Indexed */
365 #define BINapp0F8 0xa /* Application Buffer 0, Fractional 8-8-8 */
366 #define BINattr 0xd /* Attribute Bitmap */
368 #define BitmapExtent08 3 /* Each write hits ( 8) bits in depth */
369 #define BitmapExtent32 5 /* Each write hits (32) bits in depth */
370 #define DataDynamic 0 /* Data register reloaded by direct access */
371 #define MaskDynamic 1 /* Mask register reloaded by direct access */
372 #define MaskOtc 0 /* Mask contains Object Count valid bits */
374 #define MaskAddrOffset(offset) (offset)
375 #define StaticReg(en) (en)
379 #define BAJustPoint(offset) (offset)
380 #define BAIndexBase(base) (base)
381 #define BA(F,C,S,A,J,B,I) \
382 (((F)<<31)|((C)<<27)|((S)<<24)|((A)<<21)|((J)<<16)|((B)<<12)|(I))
384 #define IBOvals(R,M,X,S,D,L,B,F) \
385 (((R)<<8)|((M)<<16)|((X)<<24)|((S)<<29)|((D)<<28)|((L)<<31)|((B)<<1)|(F))
387 #define NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb, val) \
388 WRITE_WORD(val, fb, REG_14)
390 #define NGLE_QUICK_SET_DST_BM_ACCESS(fb, val) \
391 WRITE_WORD(val, fb, REG_11)
393 #define NGLE_QUICK_SET_CTL_PLN_REG(fb, val) \
394 WRITE_WORD(val, fb, REG_12)
396 #define NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, plnmsk32) \
397 WRITE_WORD(plnmsk32, fb, REG_13)
399 #define NGLE_REALLY_SET_IMAGE_FG_COLOR(fb, fg32) \
400 WRITE_WORD(fg32, fb, REG_35)
402 #define NGLE_SET_TRANSFERDATA(fb, val) \
403 WRITE_WORD(val, fb, REG_8)
405 #define NGLE_SET_DSTXY(fb, val) \
406 WRITE_WORD(val, fb, REG_6)
408 #define NGLE_LONG_FB_ADDRESS(fbaddrbase, x, y) ( \
409 (u32) (fbaddrbase) + \
410 ( (unsigned int) ( (y) << 13 ) | \
411 (unsigned int) ( (x) << 2 ) ) \
414 #define NGLE_BINC_SET_DSTADDR(fb, addr) \
415 WRITE_WORD(addr, fb, REG_3)
417 #define NGLE_BINC_SET_SRCADDR(fb, addr) \
418 WRITE_WORD(addr, fb, REG_2)
420 #define NGLE_BINC_SET_DSTMASK(fb, mask) \
421 WRITE_WORD(mask, fb, REG_22)
423 #define NGLE_BINC_WRITE32(fb, data32) \
424 WRITE_WORD(data32, fb, REG_23)
426 #define START_COLORMAPLOAD(fb, cmapBltCtlData32) \
427 WRITE_WORD((cmapBltCtlData32), fb, REG_38)
429 #define SET_LENXY_START_RECFILL(fb, lenxy) \
430 WRITE_WORD(lenxy, fb, REG_9)
433 HYPER_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
435 u32 DregsHypMiscVideo = REG_33;
438 value = READ_WORD(fb, DregsHypMiscVideo);
442 value &= ~0x0A000000;
443 WRITE_WORD(value, fb, DregsHypMiscVideo);
447 /* BufferNumbers used by SETUP_ATTR_ACCESS() */
448 #define BUFF0_CMAP0 0x00001e02
449 #define BUFF1_CMAP0 0x02001e02
450 #define BUFF1_CMAP3 0x0c001e02
451 #define ARTIST_CMAP0 0x00000102
452 #define HYPER_CMAP8 0x00000100
453 #define HYPER_CMAP24 0x00000800
456 SETUP_ATTR_ACCESS(struct stifb_info *fb, unsigned BufferNumber)
459 WRITE_WORD(0x2EA0D000, fb, REG_11);
460 WRITE_WORD(0x23000302, fb, REG_14);
461 WRITE_WORD(BufferNumber, fb, REG_12);
462 WRITE_WORD(0xffffffff, fb, REG_8);
466 SET_ATTR_SIZE(struct stifb_info *fb, int width, int height)
468 /* REG_6 seems to have special values when run on a
469 RDI precisionbook parisc laptop (INTERNAL_EG_DX1024 or
470 INTERNAL_EG_X1024). The values are:
471 0x2f0: internal (LCD) & external display enabled
472 0x2a0: external display only
473 0x000: zero on standard artist graphic cards
475 WRITE_WORD(0x00000000, fb, REG_6);
476 WRITE_WORD((width<<16) | height, fb, REG_9);
477 WRITE_WORD(0x05000000, fb, REG_6);
478 WRITE_WORD(0x00040001, fb, REG_9);
482 FINISH_ATTR_ACCESS(struct stifb_info *fb)
485 WRITE_WORD(0x00000000, fb, REG_12);
489 elkSetupPlanes(struct stifb_info *fb)
496 ngleSetupAttrPlanes(struct stifb_info *fb, int BufferNumber)
498 SETUP_ATTR_ACCESS(fb, BufferNumber);
499 SET_ATTR_SIZE(fb, fb->info.var.xres, fb->info.var.yres);
500 FINISH_ATTR_ACCESS(fb);
506 rattlerSetupPlanes(struct stifb_info *fb)
508 CRX24_SETUP_RAMDAC(fb);
510 /* replacement for: SETUP_FB(fb, CRX24_OVERLAY_PLANES); */
511 WRITE_WORD(0x83000300, fb, REG_14);
513 WRITE_BYTE(1, fb, REG_16b1);
515 fb_memset((void*)fb->info.fix.smem_start, 0xff,
516 fb->info.var.yres*fb->info.fix.line_length);
518 CRX24_SET_OVLY_MASK(fb);
523 #define HYPER_CMAP_TYPE 0
524 #define NGLE_CMAP_INDEXED0_TYPE 0
525 #define NGLE_CMAP_OVERLAY_TYPE 3
527 /* typedef of LUT (Colormap) BLT Control Register */
528 typedef union /* Note assumption that fields are packed left-to-right */
533 unsigned waitBlank : 1;
534 unsigned reserved1 : 4;
535 unsigned lutOffset : 10; /* Within destination LUT */
536 unsigned lutType : 2; /* Cursor, image, overlay */
537 unsigned reserved2 : 4;
538 unsigned length : 10;
545 setNgleLutBltCtl(struct stifb_info *fb, int offsetWithinLut, int length)
547 NgleLutBltCtl lutBltCtl;
549 /* set enable, zero reserved fields */
550 lutBltCtl.all = 0x80000000;
551 lutBltCtl.fields.length = length;
555 case S9000_ID_A1439A: /* CRX24 */
556 if (fb->var.bits_per_pixel == 8) {
557 lutBltCtl.fields.lutType = NGLE_CMAP_OVERLAY_TYPE;
558 lutBltCtl.fields.lutOffset = 0;
560 lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
561 lutBltCtl.fields.lutOffset = 0 * 256;
565 case S9000_ID_ARTIST:
566 lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
567 lutBltCtl.fields.lutOffset = 0 * 256;
571 lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
572 lutBltCtl.fields.lutOffset = 0;
576 /* Offset points to start of LUT. Adjust for within LUT */
577 lutBltCtl.fields.lutOffset += offsetWithinLut;
584 setHyperLutBltCtl(struct stifb_info *fb, int offsetWithinLut, int length)
586 NgleLutBltCtl lutBltCtl;
588 /* set enable, zero reserved fields */
589 lutBltCtl.all = 0x80000000;
591 lutBltCtl.fields.length = length;
592 lutBltCtl.fields.lutType = HYPER_CMAP_TYPE;
594 /* Expect lutIndex to be 0 or 1 for image cmaps, 2 or 3 for overlay cmaps */
595 if (fb->info.var.bits_per_pixel == 8)
596 lutBltCtl.fields.lutOffset = 2 * 256;
598 lutBltCtl.fields.lutOffset = 0 * 256;
600 /* Offset points to start of LUT. Adjust for within LUT */
601 lutBltCtl.fields.lutOffset += offsetWithinLut;
607 static void hyperUndoITE(struct stifb_info *fb)
609 int nFreeFifoSlots = 0;
614 GET_FIFO_SLOTS(fb, nFreeFifoSlots, 1);
615 WRITE_WORD(0xffffffff, fb, REG_32);
617 /* Write overlay transparency mask so only entry 255 is transparent */
619 /* Hardware setup for full-depth write to "magic" location */
620 GET_FIFO_SLOTS(fb, nFreeFifoSlots, 7);
621 NGLE_QUICK_SET_DST_BM_ACCESS(fb,
622 BA(IndexedDcd, Otc04, Ots08, AddrLong,
623 BAJustPoint(0), BINovly, BAIndexBase(0)));
624 NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
625 IBOvals(RopSrc, MaskAddrOffset(0),
626 BitmapExtent08, StaticReg(0),
627 DataDynamic, MaskOtc, BGx(0), FGx(0)));
629 /* Now prepare to write to the "magic" location */
630 fbAddr = NGLE_LONG_FB_ADDRESS(0, 1532, 0);
631 NGLE_BINC_SET_DSTADDR(fb, fbAddr);
632 NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, 0xffffff);
633 NGLE_BINC_SET_DSTMASK(fb, 0xffffffff);
635 /* Finally, write a zero to clear the mask */
636 NGLE_BINC_WRITE32(fb, 0);
642 ngleDepth8_ClearImagePlanes(struct stifb_info *fb)
648 ngleDepth24_ClearImagePlanes(struct stifb_info *fb)
654 ngleResetAttrPlanes(struct stifb_info *fb, unsigned int ctlPlaneReg)
656 int nFreeFifoSlots = 0;
662 GET_FIFO_SLOTS(fb, nFreeFifoSlots, 4);
663 NGLE_QUICK_SET_DST_BM_ACCESS(fb,
664 BA(IndexedDcd, Otc32, OtsIndirect,
665 AddrLong, BAJustPoint(0),
666 BINattr, BAIndexBase(0)));
667 NGLE_QUICK_SET_CTL_PLN_REG(fb, ctlPlaneReg);
668 NGLE_SET_TRANSFERDATA(fb, 0xffffffff);
670 NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
671 IBOvals(RopSrc, MaskAddrOffset(0),
672 BitmapExtent08, StaticReg(1),
673 DataDynamic, MaskOtc,
676 packed_len = (fb->info.var.xres << 16) | fb->info.var.yres;
677 GET_FIFO_SLOTS(fb, nFreeFifoSlots, 2);
678 NGLE_SET_DSTXY(fb, packed_dst);
679 SET_LENXY_START_RECFILL(fb, packed_len);
682 * In order to work around an ELK hardware problem (Buffy doesn't
683 * always flush it's buffers when writing to the attribute
684 * planes), at least 4 pixels must be written to the attribute
685 * planes starting at (X == 1280) and (Y != to the last Y written
689 if (fb->id == S9000_ID_A1659A) { /* ELK_DEVICE_ID */
690 /* It's safe to use scanline zero: */
691 packed_dst = (1280 << 16);
692 GET_FIFO_SLOTS(fb, nFreeFifoSlots, 2);
693 NGLE_SET_DSTXY(fb, packed_dst);
694 packed_len = (4 << 16) | 1;
695 SET_LENXY_START_RECFILL(fb, packed_len);
696 } /* ELK Hardware Kludge */
698 /**** Finally, set the Control Plane Register back to zero: ****/
699 GET_FIFO_SLOTS(fb, nFreeFifoSlots, 1);
700 NGLE_QUICK_SET_CTL_PLN_REG(fb, 0);
706 ngleClearOverlayPlanes(struct stifb_info *fb, int mask, int data)
708 int nFreeFifoSlots = 0;
715 GET_FIFO_SLOTS(fb, nFreeFifoSlots, 8);
716 NGLE_QUICK_SET_DST_BM_ACCESS(fb,
717 BA(IndexedDcd, Otc04, Ots08, AddrLong,
718 BAJustPoint(0), BINovly, BAIndexBase(0)));
720 NGLE_SET_TRANSFERDATA(fb, 0xffffffff); /* Write foreground color */
722 NGLE_REALLY_SET_IMAGE_FG_COLOR(fb, data);
723 NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, mask);
726 packed_len = (fb->info.var.xres << 16) | fb->info.var.yres;
727 NGLE_SET_DSTXY(fb, packed_dst);
729 /* Write zeroes to overlay planes */
730 NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
731 IBOvals(RopSrc, MaskAddrOffset(0),
732 BitmapExtent08, StaticReg(0),
733 DataDynamic, MaskOtc, BGx(0), FGx(0)));
735 SET_LENXY_START_RECFILL(fb, packed_len);
741 hyperResetPlanes(struct stifb_info *fb, int enable)
743 unsigned int controlPlaneReg;
747 if (IS_24_DEVICE(fb))
748 if (fb->info.var.bits_per_pixel == 32)
749 controlPlaneReg = 0x04000F00;
751 controlPlaneReg = 0x00000F00; /* 0x00000800 should be enought, but lets clear all 4 bits */
753 controlPlaneReg = 0x00000F00; /* 0x00000100 should be enought, but lets clear all 4 bits */
758 if (IS_24_DEVICE(fb))
759 ngleDepth24_ClearImagePlanes(fb);
761 ngleDepth8_ClearImagePlanes(fb);
763 /* Paint attribute planes for default case.
764 * On Hyperdrive, this means all windows using overlay cmap 0. */
765 ngleResetAttrPlanes(fb, controlPlaneReg);
767 /* clear overlay planes */
768 ngleClearOverlayPlanes(fb, 0xff, 255);
770 /**************************************************
771 ** Also need to counteract ITE settings
772 **************************************************/
778 if (IS_24_DEVICE(fb))
779 ngleDepth24_ClearImagePlanes(fb);
781 ngleDepth8_ClearImagePlanes(fb);
782 ngleResetAttrPlanes(fb, controlPlaneReg);
783 ngleClearOverlayPlanes(fb, 0xff, 0);
788 ngleResetAttrPlanes(fb, controlPlaneReg);
795 /* Return pointer to in-memory structure holding ELK device-dependent ROM values. */
798 ngleGetDeviceRomData(struct stifb_info *fb)
802 int *pBytePerLongDevDepData;/* data byte == LSB */
804 NgleDevRomData *pPackedDevRomData;
805 int sizePackedDevRomData = sizeof(*pPackedDevRomData);
808 char *mapOrigin = NULL;
812 pPackedDevRomData = fb->ngle_rom;
815 if (fb->id == S9000_ID_ARTIST) {
816 pPackedDevRomData->cursor_pipeline_delay = 4;
817 pPackedDevRomData->video_interleaves = 4;
819 /* Get pointer to unpacked byte/long data in ROM */
820 pBytePerLongDevDepData = fb->sti->regions[NGLEDEVDEPROM_CRT_REGION];
822 /* Tomcat supports several resolutions: 1280x1024, 1024x768, 640x480 */
823 if (fb->id == S9000_ID_TOMCAT)
825 /* jump to the correct ROM table */
826 GET_ROMTABLE_INDEX(romTableIdx);
827 while (romTableIdx > 0)
829 pCard8 = (Card8 *) pPackedDevRomData;
830 pRomTable = pBytePerLongDevDepData;
831 /* Pack every fourth byte from ROM into structure */
832 for (i = 0; i < sizePackedDevRomData; i++)
834 *pCard8++ = (Card8) (*pRomTable++);
837 pBytePerLongDevDepData = (Card32 *)
838 ((Card8 *) pBytePerLongDevDepData +
839 pPackedDevRomData->sizeof_ngle_data);
845 pCard8 = (Card8 *) pPackedDevRomData;
847 /* Pack every fourth byte from ROM into structure */
848 for (i = 0; i < sizePackedDevRomData; i++)
850 *pCard8++ = (Card8) (*pBytePerLongDevDepData++);
859 #define HYPERBOWL_MODE_FOR_8_OVER_88_LUT0_NO_TRANSPARENCIES 4
860 #define HYPERBOWL_MODE01_8_24_LUT0_TRANSPARENT_LUT1_OPAQUE 8
861 #define HYPERBOWL_MODE01_8_24_LUT0_OPAQUE_LUT1_OPAQUE 10
862 #define HYPERBOWL_MODE2_8_24 15
864 /* HCRX specific boot-time initialization */
866 SETUP_HCRX(struct stifb_info *fb)
869 int nFreeFifoSlots = 0;
871 if (fb->id != S9000_ID_HCRX)
874 /* Initialize Hyperbowl registers */
875 GET_FIFO_SLOTS(fb, nFreeFifoSlots, 7);
877 if (IS_24_DEVICE(fb)) {
878 hyperbowl = (fb->info.var.bits_per_pixel == 32) ?
879 HYPERBOWL_MODE01_8_24_LUT0_TRANSPARENT_LUT1_OPAQUE :
880 HYPERBOWL_MODE01_8_24_LUT0_OPAQUE_LUT1_OPAQUE;
882 /* First write to Hyperbowl must happen twice (bug) */
883 WRITE_WORD(hyperbowl, fb, REG_40);
884 WRITE_WORD(hyperbowl, fb, REG_40);
886 WRITE_WORD(HYPERBOWL_MODE2_8_24, fb, REG_39);
888 WRITE_WORD(0x014c0148, fb, REG_42); /* Set lut 0 to be the direct color */
889 WRITE_WORD(0x404c4048, fb, REG_43);
890 WRITE_WORD(0x034c0348, fb, REG_44);
891 WRITE_WORD(0x444c4448, fb, REG_45);
893 hyperbowl = HYPERBOWL_MODE_FOR_8_OVER_88_LUT0_NO_TRANSPARENCIES;
895 /* First write to Hyperbowl must happen twice (bug) */
896 WRITE_WORD(hyperbowl, fb, REG_40);
897 WRITE_WORD(hyperbowl, fb, REG_40);
899 WRITE_WORD(0x00000000, fb, REG_42);
900 WRITE_WORD(0x00000000, fb, REG_43);
901 WRITE_WORD(0x00000000, fb, REG_44);
902 WRITE_WORD(0x444c4048, fb, REG_45);
907 /* ------------------- driver specific functions --------------------------- */
910 stifb_setcolreg(u_int regno, u_int red, u_int green,
911 u_int blue, u_int transp, struct fb_info *info)
913 struct stifb_info *fb = (struct stifb_info *) info;
916 if (regno >= NR_PALETTE)
925 START_IMAGE_COLORMAP_ACCESS(fb);
927 if (unlikely(fb->info.var.grayscale)) {
928 /* gray = 0.30*R + 0.59*G + 0.11*B */
929 color = ((red * 77) +
933 color = ((red << 16) |
938 if (fb->info.fix.visual == FB_VISUAL_DIRECTCOLOR) {
939 struct fb_var_screeninfo *var = &fb->info.var;
941 ((u32 *)fb->info.pseudo_palette)[regno] =
942 regno << var->red.offset |
943 regno << var->green.offset |
944 regno << var->blue.offset;
947 WRITE_IMAGE_COLOR(fb, regno, color);
949 if (fb->id == S9000_ID_HCRX) {
950 NgleLutBltCtl lutBltCtl;
952 lutBltCtl = setHyperLutBltCtl(fb,
953 0, /* Offset w/i LUT */
954 256); /* Load entire LUT */
955 NGLE_BINC_SET_SRCADDR(fb,
956 NGLE_LONG_FB_ADDRESS(0, 0x100, 0));
957 /* 0x100 is same as used in WRITE_IMAGE_COLOR() */
958 START_COLORMAPLOAD(fb, lutBltCtl.all);
961 /* cleanup colormap hardware */
962 FINISH_IMAGE_COLORMAP_ACCESS(fb);
971 stifb_blank(int blank_mode, struct fb_info *info)
973 struct stifb_info *fb = (struct stifb_info *) info;
974 int enable = (blank_mode == 0) ? ENABLE : DISABLE;
977 case S9000_ID_A1439A:
978 CRX24_ENABLE_DISABLE_DISPLAY(fb, enable);
980 case CRT_ID_VISUALIZE_EG:
981 case S9000_ID_ARTIST:
982 ARTIST_ENABLE_DISABLE_DISPLAY(fb, enable);
985 HYPER_ENABLE_DISABLE_DISPLAY(fb, enable);
987 case S9000_ID_A1659A: /* fall through */
988 case S9000_ID_TIMBER:
989 case CRX24_OVERLAY_PLANES:
991 ENABLE_DISABLE_DISPLAY(fb, enable);
1000 stifb_init_display(struct stifb_info *fb)
1006 /* HCRX specific initialization */
1010 if (id == S9000_ID_HCRX)
1011 hyperInitSprite(fb);
1016 /* Initialize the image planes. */
1019 hyperResetPlanes(fb, ENABLE);
1021 case S9000_ID_A1439A:
1022 rattlerSetupPlanes(fb);
1024 case S9000_ID_A1659A:
1025 case S9000_ID_ARTIST:
1026 case CRT_ID_VISUALIZE_EG:
1031 /* Clear attribute planes on non HCRX devices. */
1033 case S9000_ID_A1659A:
1034 case S9000_ID_A1439A:
1035 if (fb->info.var.bits_per_pixel == 32)
1036 ngleSetupAttrPlanes(fb, BUFF1_CMAP3);
1038 ngleSetupAttrPlanes(fb, BUFF1_CMAP0);
1040 if (id == S9000_ID_A1439A)
1041 ngleClearOverlayPlanes(fb, 0xff, 0);
1043 case S9000_ID_ARTIST:
1044 case CRT_ID_VISUALIZE_EG:
1045 if (fb->info.var.bits_per_pixel == 32)
1046 ngleSetupAttrPlanes(fb, BUFF1_CMAP3);
1048 ngleSetupAttrPlanes(fb, ARTIST_CMAP0);
1052 stifb_blank(0, (struct fb_info *)fb); /* 0=enable screen */
1057 /* ------------ Interfaces to hardware functions ------------ */
1059 static struct fb_ops stifb_ops = {
1060 .owner = THIS_MODULE,
1061 .fb_setcolreg = stifb_setcolreg,
1062 .fb_blank = stifb_blank,
1063 .fb_fillrect = cfb_fillrect,
1064 .fb_copyarea = cfb_copyarea,
1065 .fb_imageblit = cfb_imageblit,
1074 stifb_init_fb(struct sti_struct *sti, int bpp_pref)
1076 struct fb_fix_screeninfo *fix;
1077 struct fb_var_screeninfo *var;
1078 struct stifb_info *fb;
1079 struct fb_info *info;
1080 unsigned long sti_rom_address;
1082 int bpp, xres, yres;
1084 fb = kzalloc(sizeof(*fb), GFP_ATOMIC);
1086 printk(KERN_ERR "stifb: Could not allocate stifb structure\n");
1092 /* set struct to a known state */
1097 /* store upper 32bits of the graphics id */
1098 fb->id = fb->sti->graphics_id[0];
1100 /* only supported cards are allowed */
1102 case CRT_ID_VISUALIZE_EG:
1103 /* look for a double buffering device like e.g. the
1104 "INTERNAL_EG_DX1024" in the RDI precisionbook laptop
1105 which won't work. The same device in non-double
1106 buffering mode returns "INTERNAL_EG_X1024". */
1107 if (strstr(sti->outptr.dev_name, "EG_DX")) {
1109 "stifb: ignoring '%s'. Disable double buffering in IPL menu.\n",
1110 sti->outptr.dev_name);
1114 case S9000_ID_ARTIST:
1116 case S9000_ID_TIMBER:
1117 case S9000_ID_A1659A:
1118 case S9000_ID_A1439A:
1121 printk(KERN_WARNING "stifb: '%s' (id: 0x%08x) not supported.\n",
1122 sti->outptr.dev_name, fb->id);
1126 /* default to 8 bpp on most graphic chips */
1128 xres = sti_onscreen_x(fb->sti);
1129 yres = sti_onscreen_y(fb->sti);
1131 ngleGetDeviceRomData(fb);
1133 /* get (virtual) io region base addr */
1134 fix->mmio_start = REGION_BASE(fb,2);
1135 fix->mmio_len = 0x400000;
1137 /* Reject any device not in the NGLE family */
1139 case S9000_ID_A1659A: /* CRX/A1659A */
1141 case S9000_ID_ELM: /* GRX, grayscale but else same as A1659A */
1143 fb->id = S9000_ID_A1659A;
1145 case S9000_ID_TIMBER: /* HP9000/710 Any (may be a grayscale device) */
1146 dev_name = fb->sti->outptr.dev_name;
1147 if (strstr(dev_name, "GRAYSCALE") ||
1148 strstr(dev_name, "Grayscale") ||
1149 strstr(dev_name, "grayscale"))
1152 case S9000_ID_TOMCAT: /* Dual CRX, behaves else like a CRX */
1153 /* FIXME: TomCat supports two heads:
1154 * fb.iobase = REGION_BASE(fb_info,3);
1155 * fb.screen_base = ioremap_nocache(REGION_BASE(fb_info,2),xxx);
1156 * for now we only support the left one ! */
1157 xres = fb->ngle_rom.x_size_visible;
1158 yres = fb->ngle_rom.y_size_visible;
1159 fb->id = S9000_ID_A1659A;
1161 case S9000_ID_A1439A: /* CRX24/A1439A */
1164 case S9000_ID_HCRX: /* Hyperdrive/HCRX */
1165 memset(&fb->ngle_rom, 0, sizeof(fb->ngle_rom));
1166 if ((fb->sti->regions_phys[0] & 0xfc000000) ==
1167 (fb->sti->regions_phys[2] & 0xfc000000))
1168 sti_rom_address = F_EXTEND(fb->sti->regions_phys[0]);
1170 sti_rom_address = F_EXTEND(fb->sti->regions_phys[1]);
1172 fb->deviceSpecificConfig = gsc_readl(sti_rom_address);
1173 if (IS_24_DEVICE(fb)) {
1174 if (bpp_pref == 8 || bpp_pref == 32)
1180 READ_WORD(fb, REG_15);
1183 case CRT_ID_VISUALIZE_EG:
1184 case S9000_ID_ARTIST: /* Artist */
1187 #ifdef FALLBACK_TO_1BPP
1189 "stifb: Unsupported graphics card (id=0x%08x) "
1190 "- now trying 1bpp mode instead\n",
1192 bpp = 1; /* default to 1 bpp */
1196 "stifb: Unsupported graphics card (id=0x%08x) "
1204 /* get framebuffer physical and virtual base addr & len (64bit ready) */
1205 fix->smem_start = F_EXTEND(fb->sti->regions_phys[1]);
1206 fix->smem_len = fb->sti->regions[1].region_desc.length * 4096;
1208 fix->line_length = (fb->sti->glob_cfg->total_x * bpp) / 8;
1209 if (!fix->line_length)
1210 fix->line_length = 2048; /* default */
1212 /* limit fbsize to max visible screen size */
1213 if (fix->smem_len > yres*fix->line_length)
1214 fix->smem_len = yres*fix->line_length;
1216 fix->accel = FB_ACCEL_NONE;
1220 fix->type = FB_TYPE_PLANES; /* well, sort of */
1221 fix->visual = FB_VISUAL_MONO10;
1222 var->red.length = var->green.length = var->blue.length = 1;
1225 fix->type = FB_TYPE_PACKED_PIXELS;
1226 fix->visual = FB_VISUAL_PSEUDOCOLOR;
1227 var->red.length = var->green.length = var->blue.length = 8;
1230 fix->type = FB_TYPE_PACKED_PIXELS;
1231 fix->visual = FB_VISUAL_DIRECTCOLOR;
1232 var->red.length = var->green.length = var->blue.length = var->transp.length = 8;
1233 var->blue.offset = 0;
1234 var->green.offset = 8;
1235 var->red.offset = 16;
1236 var->transp.offset = 24;
1242 var->xres = var->xres_virtual = xres;
1243 var->yres = var->yres_virtual = yres;
1244 var->bits_per_pixel = bpp;
1246 strcpy(fix->id, "stifb");
1247 info->fbops = &stifb_ops;
1248 info->screen_base = ioremap_nocache(REGION_BASE(fb,1), fix->smem_len);
1249 info->screen_size = fix->smem_len;
1250 info->flags = FBINFO_DEFAULT;
1251 info->pseudo_palette = &fb->pseudo_palette;
1253 /* This has to been done !!! */
1254 fb_alloc_cmap(&info->cmap, NR_PALETTE, 0);
1255 stifb_init_display(fb);
1257 if (!request_mem_region(fix->smem_start, fix->smem_len, "stifb fb")) {
1258 printk(KERN_ERR "stifb: cannot reserve fb region 0x%04lx-0x%04lx\n",
1259 fix->smem_start, fix->smem_start+fix->smem_len);
1263 if (!request_mem_region(fix->mmio_start, fix->mmio_len, "stifb mmio")) {
1264 printk(KERN_ERR "stifb: cannot reserve sti mmio region 0x%04lx-0x%04lx\n",
1265 fix->mmio_start, fix->mmio_start+fix->mmio_len);
1269 if (register_framebuffer(&fb->info) < 0)
1272 sti->info = info; /* save for unregister_framebuffer() */
1275 "fb%d: %s %dx%d-%d frame buffer device, %s, id: %04x, mmio: 0x%04lx\n",
1280 var->bits_per_pixel,
1281 sti->outptr.dev_name,
1289 release_mem_region(fix->mmio_start, fix->mmio_len);
1291 release_mem_region(fix->smem_start, fix->smem_len);
1293 iounmap(info->screen_base);
1294 fb_dealloc_cmap(&info->cmap);
1300 static int stifb_disabled __initdata;
1303 stifb_setup(char *options);
1308 struct sti_struct *sti;
1309 struct sti_struct *def_sti;
1313 char *option = NULL;
1315 if (fb_get_options("stifb", &option))
1317 stifb_setup(option);
1319 if (stifb_disabled) {
1320 printk(KERN_INFO "stifb: disabled by \"stifb=off\" kernel parameter\n");
1324 def_sti = sti_get_rom(0);
1326 for (i = 1; i <= MAX_STI_ROMS; i++) {
1327 sti = sti_get_rom(i);
1330 if (sti == def_sti) {
1331 stifb_init_fb(sti, stifb_bpp_pref[i - 1]);
1337 for (i = 1; i <= MAX_STI_ROMS; i++) {
1338 sti = sti_get_rom(i);
1343 stifb_init_fb(sti, stifb_bpp_pref[i - 1]);
1355 struct sti_struct *sti;
1358 for (i = 1; i <= MAX_STI_ROMS; i++) {
1359 sti = sti_get_rom(i);
1363 struct fb_info *info = sti->info;
1364 unregister_framebuffer(sti->info);
1365 release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
1366 release_mem_region(info->fix.smem_start, info->fix.smem_len);
1367 if (info->screen_base)
1368 iounmap(info->screen_base);
1369 fb_dealloc_cmap(&info->cmap);
1377 stifb_setup(char *options)
1381 if (!options || !*options)
1384 if (strncmp(options, "off", 3) == 0) {
1389 if (strncmp(options, "bpp", 3) == 0) {
1391 for (i = 0; i < MAX_STI_ROMS; i++) {
1392 if (*options++ != ':')
1394 stifb_bpp_pref[i] = simple_strtoul(options, &options, 10);
1400 __setup("stifb=", stifb_setup);
1402 module_init(stifb_init);
1403 module_exit(stifb_cleanup);
1405 MODULE_AUTHOR("Helge Deller <deller@gmx.de>, Thomas Bogendoerfer <tsbogend@alpha.franken.de>");
1406 MODULE_DESCRIPTION("Framebuffer driver for HP's NGLE series graphics cards in HP PARISC machines");
1407 MODULE_LICENSE("GPL v2");