1 /* $Id: entry.S,v 1.144 2002/02/09 19:49:30 davem Exp $
2 * arch/sparc64/kernel/entry.S: Sparc64 trap low-level entry points.
4 * Copyright (C) 1995,1997 David S. Miller (davem@caip.rutgers.edu)
5 * Copyright (C) 1996 Eddie C. Dost (ecd@skynet.be)
6 * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
7 * Copyright (C) 1996,98,99 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
10 #include <linux/errno.h>
15 #include <asm/ptrace.h>
17 #include <asm/signal.h>
18 #include <asm/pgtable.h>
19 #include <asm/processor.h>
20 #include <asm/visasm.h>
21 #include <asm/estate.h>
22 #include <asm/auxio.h>
23 #include <asm/sfafsr.h>
25 #include <asm/unistd.h>
32 /* This is trivial with the new code... */
35 sethi %hi(TSTATE_PEF), %g4
41 andcc %g5, FPRS_FEF, %g0
45 /* Legal state when DCR_IFPOE is set in Cheetah %dcr. */
48 109: or %g7, %lo(109b), %g7
50 ba,a,pt %xcc, rtrap_clr_l6
52 1: TRAP_LOAD_THREAD_REG(%g6, %g1)
53 ldub [%g6 + TI_FPSAVED], %g5
54 wr %g0, FPRS_FEF, %fprs
55 andcc %g5, FPRS_FEF, %g0
58 ldx [%g6 + TI_GSR], %g7
59 1: andcc %g5, FPRS_DL, %g0
62 andcc %g5, FPRS_DU, %g0
93 b,pt %xcc, fpdis_exit2
95 1: mov SECONDARY_CONTEXT, %g3
96 add %g6, TI_FPREGS + 0x80, %g1
100 661: ldxa [%g3] ASI_DMMU, %g5
101 .section .sun4v_1insn_patch, "ax"
103 ldxa [%g3] ASI_MMU, %g5
106 sethi %hi(sparc64_kern_sec_context), %g2
107 ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2
109 661: stxa %g2, [%g3] ASI_DMMU
110 .section .sun4v_1insn_patch, "ax"
112 stxa %g2, [%g3] ASI_MMU
116 add %g6, TI_FPREGS + 0xc0, %g2
120 ldda [%g1] ASI_BLK_S, %f32
121 ldda [%g2] ASI_BLK_S, %f48
133 b,pt %xcc, fpdis_exit
135 2: andcc %g5, FPRS_DU, %g0
138 mov SECONDARY_CONTEXT, %g3
141 661: ldxa [%g3] ASI_DMMU, %g5
142 .section .sun4v_1insn_patch, "ax"
144 ldxa [%g3] ASI_MMU, %g5
147 add %g6, TI_FPREGS, %g1
148 sethi %hi(sparc64_kern_sec_context), %g2
149 ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2
151 661: stxa %g2, [%g3] ASI_DMMU
152 .section .sun4v_1insn_patch, "ax"
154 stxa %g2, [%g3] ASI_MMU
158 add %g6, TI_FPREGS + 0x40, %g2
159 faddd %f32, %f34, %f36
160 fmuld %f32, %f34, %f38
162 ldda [%g1] ASI_BLK_S, %f0
163 ldda [%g2] ASI_BLK_S, %f16
165 faddd %f32, %f34, %f40
166 fmuld %f32, %f34, %f42
167 faddd %f32, %f34, %f44
168 fmuld %f32, %f34, %f46
169 faddd %f32, %f34, %f48
170 fmuld %f32, %f34, %f50
171 faddd %f32, %f34, %f52
172 fmuld %f32, %f34, %f54
173 faddd %f32, %f34, %f56
174 fmuld %f32, %f34, %f58
175 faddd %f32, %f34, %f60
176 fmuld %f32, %f34, %f62
177 ba,pt %xcc, fpdis_exit
179 3: mov SECONDARY_CONTEXT, %g3
180 add %g6, TI_FPREGS, %g1
182 661: ldxa [%g3] ASI_DMMU, %g5
183 .section .sun4v_1insn_patch, "ax"
185 ldxa [%g3] ASI_MMU, %g5
188 sethi %hi(sparc64_kern_sec_context), %g2
189 ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2
191 661: stxa %g2, [%g3] ASI_DMMU
192 .section .sun4v_1insn_patch, "ax"
194 stxa %g2, [%g3] ASI_MMU
200 ldda [%g1] ASI_BLK_S, %f0
201 ldda [%g1 + %g2] ASI_BLK_S, %f16
203 ldda [%g1] ASI_BLK_S, %f32
204 ldda [%g1 + %g2] ASI_BLK_S, %f48
208 661: stxa %g5, [%g3] ASI_DMMU
209 .section .sun4v_1insn_patch, "ax"
211 stxa %g5, [%g3] ASI_MMU
217 ldx [%g6 + TI_XFSR], %fsr
219 or %g3, %g4, %g3 ! anal...
221 wr %g0, FPRS_FEF, %fprs ! clean DU/DL bits
227 add %sp, PTREGS_OFF, %o0
231 .globl do_fpother_check_fitos
233 do_fpother_check_fitos:
234 TRAP_LOAD_THREAD_REG(%g6, %g1)
235 sethi %hi(fp_other_bounce - 4), %g7
236 or %g7, %lo(fp_other_bounce - 4), %g7
238 /* NOTE: Need to preserve %g7 until we fully commit
239 * to the fitos fixup.
241 stx %fsr, [%g6 + TI_XFSR]
243 andcc %g3, TSTATE_PRIV, %g0
244 bne,pn %xcc, do_fptrap_after_fsr
246 ldx [%g6 + TI_XFSR], %g3
249 cmp %g1, 2 ! Unfinished FP-OP
250 bne,pn %xcc, do_fptrap_after_fsr
251 sethi %hi(1 << 23), %g1 ! Inexact
253 bne,pn %xcc, do_fptrap_after_fsr
255 lduwa [%g1] ASI_AIUP, %g3 ! This cannot ever fail
256 #define FITOS_MASK 0xc1f83fe0
257 #define FITOS_COMPARE 0x81a01880
258 sethi %hi(FITOS_MASK), %g1
259 or %g1, %lo(FITOS_MASK), %g1
261 sethi %hi(FITOS_COMPARE), %g2
262 or %g2, %lo(FITOS_COMPARE), %g2
264 bne,pn %xcc, do_fptrap_after_fsr
266 std %f62, [%g6 + TI_FPREGS + (62 * 4)]
267 sethi %hi(fitos_table_1), %g1
269 or %g1, %lo(fitos_table_1), %g1
272 ba,pt %xcc, fitos_emul_continue
309 sethi %hi(fitos_table_2), %g1
311 or %g1, %lo(fitos_table_2), %g1
315 ba,pt %xcc, fitos_emul_fini
352 ldd [%g6 + TI_FPREGS + (62 * 4)], %f62
358 TRAP_LOAD_THREAD_REG(%g6, %g1)
359 stx %fsr, [%g6 + TI_XFSR]
361 ldub [%g6 + TI_FPSAVED], %g3
364 stb %g3, [%g6 + TI_FPSAVED]
366 stx %g3, [%g6 + TI_GSR]
367 mov SECONDARY_CONTEXT, %g3
369 661: ldxa [%g3] ASI_DMMU, %g5
370 .section .sun4v_1insn_patch, "ax"
372 ldxa [%g3] ASI_MMU, %g5
375 sethi %hi(sparc64_kern_sec_context), %g2
376 ldx [%g2 + %lo(sparc64_kern_sec_context)], %g2
378 661: stxa %g2, [%g3] ASI_DMMU
379 .section .sun4v_1insn_patch, "ax"
381 stxa %g2, [%g3] ASI_MMU
385 add %g6, TI_FPREGS, %g2
386 andcc %g1, FPRS_DL, %g0
389 stda %f0, [%g2] ASI_BLK_S
390 stda %f16, [%g2 + %g3] ASI_BLK_S
391 andcc %g1, FPRS_DU, %g0
394 stda %f32, [%g2] ASI_BLK_S
395 stda %f48, [%g2 + %g3] ASI_BLK_S
396 5: mov SECONDARY_CONTEXT, %g1
399 661: stxa %g5, [%g1] ASI_DMMU
400 .section .sun4v_1insn_patch, "ax"
402 stxa %g5, [%g1] ASI_MMU
409 /* The registers for cross calls will be:
411 * DATA 0: [low 32-bits] Address of function to call, jmp to this
412 * [high 32-bits] MMU Context Argument 0, place in %g5
413 * DATA 1: Address Argument 1, place in %g1
414 * DATA 2: Address Argument 2, place in %g7
416 * With this method we can do most of the cross-call tlb/cache
417 * flushing very quickly.
424 ldxa [%g3 + %g0] ASI_INTR_R, %g3
425 sethi %hi(KERNBASE), %g4
427 bgeu,pn %xcc, do_ivec_xcall
429 stxa %g0, [%g0] ASI_INTR_RECEIVE
432 sethi %hi(ivector_table_pa), %g2
433 ldx [%g2 + %lo(ivector_table_pa)], %g2
437 TRAP_LOAD_IRQ_WORK_PA(%g6, %g1)
440 stxa %g5, [%g3] ASI_PHYS_USE_EC
442 wr %g0, 1 << PIL_DEVICE_IRQ, %set_softint
446 ldxa [%g1 + %g0] ASI_INTR_R, %g1
450 ldxa [%g7 + %g0] ASI_INTR_R, %g7
451 stxa %g0, [%g0] ASI_INTR_RECEIVE
462 ldx [%o0 + PT_V9_TSTATE], %o1
466 stx %o1, [%o0 + PT_V9_G1]
468 ldx [%o0 + PT_V9_TSTATE], %o1
469 ldx [%o0 + PT_V9_G1], %o2
470 or %g0, %ulo(TSTATE_ICC), %o3
477 stx %o1, [%o0 + PT_V9_TSTATE]
480 utrap_trap: /* %g3=handler,%g4=level */
481 TRAP_LOAD_THREAD_REG(%g6, %g1)
482 ldx [%g6 + TI_UTRAPS], %g1
483 brnz,pt %g1, invoke_utrap
490 add %sp, PTREGS_OFF, %o0
500 andn %l6, TSTATE_CWP, %l6
501 wrpr %l6, %l7, %tstate
507 /* We need to carefully read the error status, ACK
508 * the errors, prevent recursive traps, and pass the
509 * information on to C code for logging.
511 * We pass the AFAR in as-is, and we encode the status
512 * information as described in asm-sparc64/sfafsr.h
514 .globl __spitfire_access_error
515 __spitfire_access_error:
516 /* Disable ESTATE error reporting so that we do not
517 * take recursive traps and RED state the processor.
519 stxa %g0, [%g0] ASI_ESTATE_ERROR_EN
523 ldxa [%g0] ASI_AFSR, %g4 ! Get AFSR
525 /* __spitfire_cee_trap branches here with AFSR in %g4 and
526 * UDBE_CE in %g1. It only clears ESTATE_ERR_CE in the
527 * ESTATE Error Enable register.
529 __spitfire_cee_trap_continue:
530 ldxa [%g0] ASI_AFAR, %g5 ! Get AFAR
533 and %g3, 0x1ff, %g3 ! Paranoia
534 sllx %g3, SFSTAT_TRAP_TYPE_SHIFT, %g3
540 sllx %g3, SFSTAT_TL_GT_ONE_SHIFT, %g3
544 /* Read in the UDB error register state, clearing the
545 * sticky error bits as-needed. We only clear them if
546 * the UE bit is set. Likewise, __spitfire_cee_trap
547 * below will only do so if the CE bit is set.
549 * NOTE: UltraSparc-I/II have high and low UDB error
550 * registers, corresponding to the two UDB units
551 * present on those chips. UltraSparc-IIi only
552 * has a single UDB, called "SDB" in the manual.
553 * For IIi the upper UDB register always reads
554 * as zero so for our purposes things will just
555 * work with the checks below.
557 1: ldxa [%g0] ASI_UDBH_ERROR_R, %g3
558 and %g3, 0x3ff, %g7 ! Paranoia
559 sllx %g7, SFSTAT_UDBH_SHIFT, %g7
561 andcc %g3, %g1, %g3 ! UDBE_UE or UDBE_CE
564 stxa %g3, [%g0] ASI_UDB_ERROR_W
568 ldxa [%g3] ASI_UDBL_ERROR_R, %g3
569 and %g3, 0x3ff, %g7 ! Paranoia
570 sllx %g7, SFSTAT_UDBL_SHIFT, %g7
572 andcc %g3, %g1, %g3 ! UDBE_UE or UDBE_CE
576 stxa %g3, [%g7] ASI_UDB_ERROR_W
579 1: /* Ok, now that we've latched the error state,
580 * clear the sticky bits in the AFSR.
582 stxa %g4, [%g0] ASI_AFSR
597 1: ba,pt %xcc, etrap_irq
601 #ifdef CONFIG_TRACE_IRQFLAGS
602 call trace_hardirqs_off
607 call spitfire_access_error
608 add %sp, PTREGS_OFF, %o0
612 /* This is the trap handler entry point for ECC correctable
613 * errors. They are corrected, but we listen for the trap
614 * so that the event can be logged.
616 * Disrupting errors are either:
617 * 1) single-bit ECC errors during UDB reads to system
619 * 2) data parity errors during write-back events
621 * As far as I can make out from the manual, the CEE trap
622 * is only for correctable errors during memory read
623 * accesses by the front-end of the processor.
625 * The code below is only for trap level 1 CEE events,
626 * as it is the only situation where we can safely record
627 * and log. For trap level >1 we just clear the CE bit
628 * in the AFSR and return.
630 * This is just like __spiftire_access_error above, but it
631 * specifically handles correctable errors. If an
632 * uncorrectable error is indicated in the AFSR we
633 * will branch directly above to __spitfire_access_error
634 * to handle it instead. Uncorrectable therefore takes
635 * priority over correctable, and the error logging
636 * C code will notice this case by inspecting the
639 .globl __spitfire_cee_trap
641 ldxa [%g0] ASI_AFSR, %g4 ! Get AFSR
643 sllx %g3, SFAFSR_UE_SHIFT, %g3
644 andcc %g4, %g3, %g0 ! Check for UE
645 bne,pn %xcc, __spitfire_access_error
648 /* Ok, in this case we only have a correctable error.
649 * Indicate we only wish to capture that state in register
650 * %g1, and we only disable CE error reporting unlike UE
651 * handling which disables all errors.
653 ldxa [%g0] ASI_ESTATE_ERROR_EN, %g3
654 andn %g3, ESTATE_ERR_CE, %g3
655 stxa %g3, [%g0] ASI_ESTATE_ERROR_EN
658 /* Preserve AFSR in %g4, indicate UDB state to capture in %g1 */
659 ba,pt %xcc, __spitfire_cee_trap_continue
662 .globl __spitfire_data_access_exception
663 .globl __spitfire_data_access_exception_tl1
664 __spitfire_data_access_exception_tl1:
666 wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate
669 ldxa [%g3] ASI_DMMU, %g4 ! Get SFSR
670 ldxa [%g5] ASI_DMMU, %g5 ! Get SFAR
671 stxa %g0, [%g3] ASI_DMMU ! Clear SFSR.FaultValid bit
674 cmp %g3, 0x80 ! first win spill/fill trap
676 cmp %g3, 0xff ! last win spill/fill trap
679 ba,pt %xcc, winfix_dax
681 1: sethi %hi(109f), %g7
683 109: or %g7, %lo(109b), %g7
686 call spitfire_data_access_exception_tl1
687 add %sp, PTREGS_OFF, %o0
691 __spitfire_data_access_exception:
693 wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate
696 ldxa [%g3] ASI_DMMU, %g4 ! Get SFSR
697 ldxa [%g5] ASI_DMMU, %g5 ! Get SFAR
698 stxa %g0, [%g3] ASI_DMMU ! Clear SFSR.FaultValid bit
702 109: or %g7, %lo(109b), %g7
705 call spitfire_data_access_exception
706 add %sp, PTREGS_OFF, %o0
710 .globl __spitfire_insn_access_exception
711 .globl __spitfire_insn_access_exception_tl1
712 __spitfire_insn_access_exception_tl1:
714 wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate
716 ldxa [%g3] ASI_IMMU, %g4 ! Get SFSR
717 rdpr %tpc, %g5 ! IMMU has no SFAR, use TPC
718 stxa %g0, [%g3] ASI_IMMU ! Clear FaultValid bit
722 109: or %g7, %lo(109b), %g7
725 call spitfire_insn_access_exception_tl1
726 add %sp, PTREGS_OFF, %o0
730 __spitfire_insn_access_exception:
732 wrpr %g4, PSTATE_MG|PSTATE_AG, %pstate
734 ldxa [%g3] ASI_IMMU, %g4 ! Get SFSR
735 rdpr %tpc, %g5 ! IMMU has no SFAR, use TPC
736 stxa %g0, [%g3] ASI_IMMU ! Clear FaultValid bit
740 109: or %g7, %lo(109b), %g7
743 call spitfire_insn_access_exception
744 add %sp, PTREGS_OFF, %o0
748 /* These get patched into the trap table at boot time
749 * once we know we have a cheetah processor.
751 .globl cheetah_fecc_trap_vector, cheetah_fecc_trap_vector_tl1
752 cheetah_fecc_trap_vector:
754 ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
755 andn %g1, DCU_DC | DCU_IC, %g1
756 stxa %g1, [%g0] ASI_DCU_CONTROL_REG
758 sethi %hi(cheetah_fast_ecc), %g2
759 jmpl %g2 + %lo(cheetah_fast_ecc), %g0
761 cheetah_fecc_trap_vector_tl1:
763 ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
764 andn %g1, DCU_DC | DCU_IC, %g1
765 stxa %g1, [%g0] ASI_DCU_CONTROL_REG
767 sethi %hi(cheetah_fast_ecc), %g2
768 jmpl %g2 + %lo(cheetah_fast_ecc), %g0
770 .globl cheetah_cee_trap_vector, cheetah_cee_trap_vector_tl1
771 cheetah_cee_trap_vector:
773 ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
774 andn %g1, DCU_IC, %g1
775 stxa %g1, [%g0] ASI_DCU_CONTROL_REG
777 sethi %hi(cheetah_cee), %g2
778 jmpl %g2 + %lo(cheetah_cee), %g0
780 cheetah_cee_trap_vector_tl1:
782 ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
783 andn %g1, DCU_IC, %g1
784 stxa %g1, [%g0] ASI_DCU_CONTROL_REG
786 sethi %hi(cheetah_cee), %g2
787 jmpl %g2 + %lo(cheetah_cee), %g0
789 .globl cheetah_deferred_trap_vector, cheetah_deferred_trap_vector_tl1
790 cheetah_deferred_trap_vector:
792 ldxa [%g0] ASI_DCU_CONTROL_REG, %g1;
793 andn %g1, DCU_DC | DCU_IC, %g1;
794 stxa %g1, [%g0] ASI_DCU_CONTROL_REG;
796 sethi %hi(cheetah_deferred_trap), %g2
797 jmpl %g2 + %lo(cheetah_deferred_trap), %g0
799 cheetah_deferred_trap_vector_tl1:
801 ldxa [%g0] ASI_DCU_CONTROL_REG, %g1;
802 andn %g1, DCU_DC | DCU_IC, %g1;
803 stxa %g1, [%g0] ASI_DCU_CONTROL_REG;
805 sethi %hi(cheetah_deferred_trap), %g2
806 jmpl %g2 + %lo(cheetah_deferred_trap), %g0
809 /* Cheetah+ specific traps. These are for the new I/D cache parity
810 * error traps. The first argument to cheetah_plus_parity_handler
811 * is encoded as follows:
813 * Bit0: 0=dcache,1=icache
814 * Bit1: 0=recoverable,1=unrecoverable
816 .globl cheetah_plus_dcpe_trap_vector, cheetah_plus_dcpe_trap_vector_tl1
817 cheetah_plus_dcpe_trap_vector:
819 sethi %hi(do_cheetah_plus_data_parity), %g7
820 jmpl %g7 + %lo(do_cheetah_plus_data_parity), %g0
827 do_cheetah_plus_data_parity:
830 ba,pt %xcc, etrap_irq
832 #ifdef CONFIG_TRACE_IRQFLAGS
833 call trace_hardirqs_off
837 call cheetah_plus_parity_error
838 add %sp, PTREGS_OFF, %o1
839 ba,a,pt %xcc, rtrap_irq
841 cheetah_plus_dcpe_trap_vector_tl1:
843 wrpr PSTATE_IG | PSTATE_PEF | PSTATE_PRIV, %pstate
844 sethi %hi(do_dcpe_tl1), %g3
845 jmpl %g3 + %lo(do_dcpe_tl1), %g0
851 .globl cheetah_plus_icpe_trap_vector, cheetah_plus_icpe_trap_vector_tl1
852 cheetah_plus_icpe_trap_vector:
854 sethi %hi(do_cheetah_plus_insn_parity), %g7
855 jmpl %g7 + %lo(do_cheetah_plus_insn_parity), %g0
862 do_cheetah_plus_insn_parity:
865 ba,pt %xcc, etrap_irq
867 #ifdef CONFIG_TRACE_IRQFLAGS
868 call trace_hardirqs_off
872 call cheetah_plus_parity_error
873 add %sp, PTREGS_OFF, %o1
874 ba,a,pt %xcc, rtrap_irq
876 cheetah_plus_icpe_trap_vector_tl1:
878 wrpr PSTATE_IG | PSTATE_PEF | PSTATE_PRIV, %pstate
879 sethi %hi(do_icpe_tl1), %g3
880 jmpl %g3 + %lo(do_icpe_tl1), %g0
886 /* If we take one of these traps when tl >= 1, then we
887 * jump to interrupt globals. If some trap level above us
888 * was also using interrupt globals, we cannot recover.
889 * We may use all interrupt global registers except %g6.
891 .globl do_dcpe_tl1, do_icpe_tl1
893 rdpr %tl, %g1 ! Save original trap level
894 mov 1, %g2 ! Setup TSTATE checking loop
895 sethi %hi(TSTATE_IG), %g3 ! TSTATE mask bit
896 1: wrpr %g2, %tl ! Set trap level to check
897 rdpr %tstate, %g4 ! Read TSTATE for this level
898 andcc %g4, %g3, %g0 ! Interrupt globals in use?
899 bne,a,pn %xcc, do_dcpe_tl1_fatal ! Yep, irrecoverable
900 wrpr %g1, %tl ! Restore original trap level
901 add %g2, 1, %g2 ! Next trap level
902 cmp %g2, %g1 ! Hit them all yet?
903 ble,pt %icc, 1b ! Not yet
905 wrpr %g1, %tl ! Restore original trap level
906 do_dcpe_tl1_nonfatal: /* Ok we may use interrupt globals safely. */
907 sethi %hi(dcache_parity_tl1_occurred), %g2
908 lduw [%g2 + %lo(dcache_parity_tl1_occurred)], %g1
910 stw %g1, [%g2 + %lo(dcache_parity_tl1_occurred)]
911 /* Reset D-cache parity */
912 sethi %hi(1 << 16), %g1 ! D-cache size
913 mov (1 << 5), %g2 ! D-cache line size
914 sub %g1, %g2, %g1 ! Move down 1 cacheline
915 1: srl %g1, 14, %g3 ! Compute UTAG
917 stxa %g3, [%g1] ASI_DCACHE_UTAG
919 sub %g2, 8, %g3 ! 64-bit data word within line
921 stxa %g0, [%g1 + %g3] ASI_DCACHE_DATA
923 subcc %g3, 8, %g3 ! Next 64-bit data word
926 subcc %g1, %g2, %g1 ! Next cacheline
929 ba,pt %xcc, dcpe_icpe_tl1_common
935 1: or %g7, %lo(1b), %g7
937 call cheetah_plus_parity_error
938 add %sp, PTREGS_OFF, %o1
943 rdpr %tl, %g1 ! Save original trap level
944 mov 1, %g2 ! Setup TSTATE checking loop
945 sethi %hi(TSTATE_IG), %g3 ! TSTATE mask bit
946 1: wrpr %g2, %tl ! Set trap level to check
947 rdpr %tstate, %g4 ! Read TSTATE for this level
948 andcc %g4, %g3, %g0 ! Interrupt globals in use?
949 bne,a,pn %xcc, do_icpe_tl1_fatal ! Yep, irrecoverable
950 wrpr %g1, %tl ! Restore original trap level
951 add %g2, 1, %g2 ! Next trap level
952 cmp %g2, %g1 ! Hit them all yet?
953 ble,pt %icc, 1b ! Not yet
955 wrpr %g1, %tl ! Restore original trap level
956 do_icpe_tl1_nonfatal: /* Ok we may use interrupt globals safely. */
957 sethi %hi(icache_parity_tl1_occurred), %g2
958 lduw [%g2 + %lo(icache_parity_tl1_occurred)], %g1
960 stw %g1, [%g2 + %lo(icache_parity_tl1_occurred)]
962 sethi %hi(1 << 15), %g1 ! I-cache size
963 mov (1 << 5), %g2 ! I-cache line size
965 1: or %g1, (2 << 3), %g3
966 stxa %g0, [%g3] ASI_IC_TAG
971 ba,pt %xcc, dcpe_icpe_tl1_common
977 1: or %g7, %lo(1b), %g7
979 call cheetah_plus_parity_error
980 add %sp, PTREGS_OFF, %o1
984 dcpe_icpe_tl1_common:
985 /* Flush D-cache, re-enable D/I caches in DCU and finally
986 * retry the trapping instruction.
988 sethi %hi(1 << 16), %g1 ! D-cache size
989 mov (1 << 5), %g2 ! D-cache line size
991 1: stxa %g0, [%g1] ASI_DCACHE_TAG
996 ldxa [%g0] ASI_DCU_CONTROL_REG, %g1
997 or %g1, (DCU_DC | DCU_IC), %g1
998 stxa %g1, [%g0] ASI_DCU_CONTROL_REG
1002 /* Capture I/D/E-cache state into per-cpu error scoreboard.
1004 * %g1: (TL>=0) ? 1 : 0
1009 * %g6: unused, will have current thread ptr after etrap
1012 __cheetah_log_error:
1013 /* Put "TL1" software bit into AFSR. */
1018 /* Get log entry pointer for this cpu at this trap level. */
1019 BRANCH_IF_JALAPENO(g2,g3,50f)
1020 ldxa [%g0] ASI_SAFARI_CONFIG, %g2
1025 50: ldxa [%g0] ASI_JBUS_CONFIG, %g2
1029 60: sllx %g2, 9, %g2
1030 sethi %hi(cheetah_error_log), %g3
1031 ldx [%g3 + %lo(cheetah_error_log)], %g3
1039 /* %g1 holds pointer to the top of the logging scoreboard */
1040 ldx [%g1 + 0x0], %g7
1045 stx %g4, [%g1 + 0x0]
1046 stx %g5, [%g1 + 0x8]
1049 /* %g1 now points to D-cache logging area */
1050 set 0x3ff8, %g2 /* DC_addr mask */
1051 and %g5, %g2, %g2 /* DC_addr bits of AFAR */
1053 or %g3, 1, %g3 /* PHYS tag + valid */
1055 10: ldxa [%g2] ASI_DCACHE_TAG, %g7
1056 cmp %g3, %g7 /* TAG match? */
1060 /* Yep, what we want, capture state. */
1061 stx %g2, [%g1 + 0x20]
1062 stx %g7, [%g1 + 0x28]
1064 /* A membar Sync is required before and after utag access. */
1066 ldxa [%g2] ASI_DCACHE_UTAG, %g7
1068 stx %g7, [%g1 + 0x30]
1069 ldxa [%g2] ASI_DCACHE_SNOOP_TAG, %g7
1070 stx %g7, [%g1 + 0x38]
1073 12: ldxa [%g2 + %g3] ASI_DCACHE_DATA, %g7
1075 add %g3, (1 << 5), %g3
1083 13: sethi %hi(1 << 14), %g7
1092 /* %g1 now points to I-cache logging area */
1093 20: set 0x1fe0, %g2 /* IC_addr mask */
1094 and %g5, %g2, %g2 /* IC_addr bits of AFAR */
1095 sllx %g2, 1, %g2 /* IC_addr[13:6]==VA[12:5] */
1096 srlx %g5, (13 - 8), %g3 /* Make PTAG */
1097 andn %g3, 0xff, %g3 /* Mask off undefined bits */
1099 21: ldxa [%g2] ASI_IC_TAG, %g7
1105 /* Yep, what we want, capture state. */
1106 stx %g2, [%g1 + 0x40]
1107 stx %g7, [%g1 + 0x48]
1108 add %g2, (1 << 3), %g2
1109 ldxa [%g2] ASI_IC_TAG, %g7
1110 add %g2, (1 << 3), %g2
1111 stx %g7, [%g1 + 0x50]
1112 ldxa [%g2] ASI_IC_TAG, %g7
1113 add %g2, (1 << 3), %g2
1114 stx %g7, [%g1 + 0x60]
1115 ldxa [%g2] ASI_IC_TAG, %g7
1116 stx %g7, [%g1 + 0x68]
1117 sub %g2, (3 << 3), %g2
1118 ldxa [%g2] ASI_IC_STAG, %g7
1119 stx %g7, [%g1 + 0x58]
1123 22: ldxa [%g2 + %g3] ASI_IC_INSTR, %g7
1125 add %g3, (1 << 3), %g3
1133 23: sethi %hi(1 << 14), %g7
1142 /* %g1 now points to E-cache logging area */
1143 30: andn %g5, (32 - 1), %g2
1144 stx %g2, [%g1 + 0x20]
1145 ldxa [%g2] ASI_EC_TAG_DATA, %g7
1146 stx %g7, [%g1 + 0x28]
1147 ldxa [%g2] ASI_EC_R, %g0
1150 31: ldxa [%g3] ASI_EC_DATA, %g7
1151 stx %g7, [%g1 + %g3]
1164 ba,pt %xcc, c_deferred
1166 /* Cheetah FECC trap handling, we get here from tl{0,1}_fecc
1167 * in the trap table. That code has done a memory barrier
1168 * and has disabled both the I-cache and D-cache in the DCU
1169 * control register. The I-cache is disabled so that we may
1170 * capture the corrupted cache line, and the D-cache is disabled
1171 * because corrupt data may have been placed there and we don't
1172 * want to reference it.
1174 * %g1 is one if this trap occurred at %tl >= 1.
1176 * Next, we turn off error reporting so that we don't recurse.
1178 .globl cheetah_fast_ecc
1180 ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2
1181 andn %g2, ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN, %g2
1182 stxa %g2, [%g0] ASI_ESTATE_ERROR_EN
1185 /* Fetch and clear AFSR/AFAR */
1186 ldxa [%g0] ASI_AFSR, %g4
1187 ldxa [%g0] ASI_AFAR, %g5
1188 stxa %g4, [%g0] ASI_AFSR
1191 ba,pt %xcc, __cheetah_log_error
1197 ba,pt %xcc, etrap_irq
1199 #ifdef CONFIG_TRACE_IRQFLAGS
1200 call trace_hardirqs_off
1205 call cheetah_fecc_handler
1206 add %sp, PTREGS_OFF, %o0
1207 ba,a,pt %xcc, rtrap_irq
1209 /* Our caller has disabled I-cache and performed membar Sync. */
1212 ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2
1213 andn %g2, ESTATE_ERROR_CEEN, %g2
1214 stxa %g2, [%g0] ASI_ESTATE_ERROR_EN
1217 /* Fetch and clear AFSR/AFAR */
1218 ldxa [%g0] ASI_AFSR, %g4
1219 ldxa [%g0] ASI_AFAR, %g5
1220 stxa %g4, [%g0] ASI_AFSR
1223 ba,pt %xcc, __cheetah_log_error
1229 ba,pt %xcc, etrap_irq
1231 #ifdef CONFIG_TRACE_IRQFLAGS
1232 call trace_hardirqs_off
1237 call cheetah_cee_handler
1238 add %sp, PTREGS_OFF, %o0
1239 ba,a,pt %xcc, rtrap_irq
1241 /* Our caller has disabled I-cache+D-cache and performed membar Sync. */
1242 .globl cheetah_deferred_trap
1243 cheetah_deferred_trap:
1244 ldxa [%g0] ASI_ESTATE_ERROR_EN, %g2
1245 andn %g2, ESTATE_ERROR_NCEEN | ESTATE_ERROR_CEEN, %g2
1246 stxa %g2, [%g0] ASI_ESTATE_ERROR_EN
1249 /* Fetch and clear AFSR/AFAR */
1250 ldxa [%g0] ASI_AFSR, %g4
1251 ldxa [%g0] ASI_AFAR, %g5
1252 stxa %g4, [%g0] ASI_AFSR
1255 ba,pt %xcc, __cheetah_log_error
1261 ba,pt %xcc, etrap_irq
1263 #ifdef CONFIG_TRACE_IRQFLAGS
1264 call trace_hardirqs_off
1269 call cheetah_deferred_handler
1270 add %sp, PTREGS_OFF, %o0
1271 ba,a,pt %xcc, rtrap_irq
1276 stxa %g0, [%g3] ASI_DMMU ! Clear FaultValid bit
1278 sethi %hi(109f), %g7
1280 109: or %g7, %lo(109b), %g7
1282 add %sp, PTREGS_OFF, %o0
1291 /* Setup %g4/%g5 now as they are used in the
1296 ldxa [%g4] ASI_DMMU, %g4
1297 ldxa [%g3] ASI_DMMU, %g5
1298 stxa %g0, [%g3] ASI_DMMU ! Clear FaultValid bit
1300 bgu,pn %icc, winfix_mna
1303 1: sethi %hi(109f), %g7
1305 109: or %g7, %lo(109b), %g7
1308 call mem_address_unaligned
1309 add %sp, PTREGS_OFF, %o0
1315 sethi %hi(109f), %g7
1317 ldxa [%g4] ASI_DMMU, %g5
1318 stxa %g0, [%g4] ASI_DMMU ! Clear FaultValid bit
1321 ldxa [%g4] ASI_DMMU, %g4
1323 109: or %g7, %lo(109b), %g7
1327 add %sp, PTREGS_OFF, %o0
1333 sethi %hi(109f), %g7
1335 ldxa [%g4] ASI_DMMU, %g5
1336 stxa %g0, [%g4] ASI_DMMU ! Clear FaultValid bit
1339 ldxa [%g4] ASI_DMMU, %g4
1341 109: or %g7, %lo(109b), %g7
1345 add %sp, PTREGS_OFF, %o0
1349 .globl breakpoint_trap
1351 call sparc_breakpoint
1352 add %sp, PTREGS_OFF, %o0
1356 /* SunOS's execv() call only specifies the argv argument, the
1357 * environment settings are the same as the calling processes.
1361 sethi %hi(sparc_execve), %g1
1362 ba,pt %xcc, execve_merge
1363 or %g1, %lo(sparc_execve), %g1
1364 #ifdef CONFIG_COMPAT
1367 stx %g0, [%sp + PTREGS_OFF + PT_V9_I2]
1370 sethi %hi(sparc32_execve), %g1
1371 or %g1, %lo(sparc32_execve), %g1
1376 add %sp, PTREGS_OFF, %o0
1378 .globl sys_pipe, sys_sigpause, sys_nis_syscall
1379 .globl sys_rt_sigreturn
1381 .globl sys_sigaltstack
1383 sys_pipe: ba,pt %xcc, sparc_pipe
1384 add %sp, PTREGS_OFF, %o0
1385 sys_nis_syscall:ba,pt %xcc, c_sys_nis_syscall
1386 add %sp, PTREGS_OFF, %o0
1387 sys_memory_ordering:
1388 ba,pt %xcc, sparc_memory_ordering
1389 add %sp, PTREGS_OFF, %o1
1390 sys_sigaltstack:ba,pt %xcc, do_sigaltstack
1391 add %i6, STACK_BIAS, %o2
1392 #ifdef CONFIG_COMPAT
1393 .globl sys32_sigstack
1394 sys32_sigstack: ba,pt %xcc, do_sys32_sigstack
1396 .globl sys32_sigaltstack
1398 ba,pt %xcc, do_sys32_sigaltstack
1402 #ifdef CONFIG_COMPAT
1403 .globl sys32_sigreturn
1405 add %sp, PTREGS_OFF, %o0
1407 add %o7, 1f-.-4, %o7
1411 add %sp, PTREGS_OFF, %o0
1412 call do_rt_sigreturn
1413 add %o7, 1f-.-4, %o7
1415 #ifdef CONFIG_COMPAT
1416 .globl sys32_rt_sigreturn
1418 add %sp, PTREGS_OFF, %o0
1419 call do_rt_sigreturn32
1420 add %o7, 1f-.-4, %o7
1424 1: ldx [%curptr + TI_FLAGS], %l5
1425 andcc %l5, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0
1428 add %sp, PTREGS_OFF, %o0
1435 /* This is how fork() was meant to be done, 8 instruction entry.
1437 * I questioned the following code briefly, let me clear things
1438 * up so you must not reason on it like I did.
1440 * Know the fork_kpsr etc. we use in the sparc32 port? We don't
1441 * need it here because the only piece of window state we copy to
1442 * the child is the CWP register. Even if the parent sleeps,
1443 * we are safe because we stuck it into pt_regs of the parent
1444 * so it will not change.
1446 * XXX This raises the question, whether we can do the same on
1447 * XXX sparc32 to get rid of fork_kpsr _and_ fork_kwim. The
1448 * XXX answer is yes. We stick fork_kpsr in UREG_G0 and
1449 * XXX fork_kwim in UREG_G1 (global registers are considered
1450 * XXX volatile across a system call in the sparc ABI I think
1451 * XXX if it isn't we can use regs->y instead, anyone who depends
1452 * XXX upon the Y register being preserved across a fork deserves
1455 * In fact we should take advantage of that fact for other things
1456 * during system calls...
1458 .globl sys_fork, sys_vfork, sys_clone, sparc_exit
1459 .globl ret_from_syscall
1461 sys_vfork: /* Under Linux, vfork and fork are just special cases of clone. */
1462 sethi %hi(0x4000 | 0x0100 | SIGCHLD), %o0
1463 or %o0, %lo(0x4000 | 0x0100 | SIGCHLD), %o0
1464 ba,pt %xcc, sys_clone
1470 ba,pt %xcc, sparc_do_fork
1471 add %sp, PTREGS_OFF, %o2
1473 /* Clear current_thread_info()->new_child, and
1474 * check performance counter stuff too.
1476 stb %g0, [%g6 + TI_NEW_CHILD]
1477 ldx [%g6 + TI_FLAGS], %l0
1480 andcc %l0, _TIF_PERFCTR, %g0
1483 ldx [%g6 + TI_PCR], %o7
1486 /* Blackbird errata workaround. See commentary in
1487 * smp.c:smp_percpu_timer_interrupt() for more
1493 99: wr %g0, %g0, %pic
1496 1: b,pt %xcc, ret_sys_call
1497 ldx [%sp + PTREGS_OFF + PT_V9_I0], %o0
1498 sparc_exit: rdpr %pstate, %g2
1499 wrpr %g2, PSTATE_IE, %pstate
1503 wrpr %g3, 0x0, %cansave
1504 wrpr %g0, 0x0, %otherwin
1505 wrpr %g2, 0x0, %pstate
1506 ba,pt %xcc, sys_exit
1507 stb %g0, [%g6 + TI_WSAVED]
1509 linux_sparc_ni_syscall:
1510 sethi %hi(sys_ni_syscall), %l7
1512 or %l7, %lo(sys_ni_syscall), %l7
1514 linux_syscall_trace32:
1515 add %sp, PTREGS_OFF, %o0
1525 linux_syscall_trace:
1526 add %sp, PTREGS_OFF, %o0
1537 /* Linux 32-bit system calls enter here... */
1539 .globl linux_sparc_syscall32
1540 linux_sparc_syscall32:
1541 /* Direct access to user regs, much faster. */
1542 cmp %g1, NR_SYSCALLS ! IEU1 Group
1543 bgeu,pn %xcc, linux_sparc_ni_syscall ! CTI
1544 srl %i0, 0, %o0 ! IEU0
1545 sll %g1, 2, %l4 ! IEU0 Group
1546 srl %i4, 0, %o4 ! IEU1
1547 lduw [%l7 + %l4], %l7 ! Load
1548 srl %i1, 0, %o1 ! IEU0 Group
1549 ldx [%curptr + TI_FLAGS], %l0 ! Load
1551 srl %i5, 0, %o5 ! IEU1
1552 srl %i2, 0, %o2 ! IEU0 Group
1553 andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0
1554 bne,pn %icc, linux_syscall_trace32 ! CTI
1556 call %l7 ! CTI Group brk forced
1557 srl %i3, 0, %o3 ! IEU0
1560 /* Linux native system calls enter here... */
1562 .globl linux_sparc_syscall, ret_sys_call
1563 linux_sparc_syscall:
1564 /* Direct access to user regs, much faster. */
1565 cmp %g1, NR_SYSCALLS ! IEU1 Group
1566 bgeu,pn %xcc, linux_sparc_ni_syscall ! CTI
1568 sll %g1, 2, %l4 ! IEU0 Group
1570 lduw [%l7 + %l4], %l7 ! Load
1571 4: mov %i2, %o2 ! IEU0 Group
1572 ldx [%curptr + TI_FLAGS], %l0 ! Load
1575 mov %i4, %o4 ! IEU0 Group
1576 andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %g0
1577 bne,pn %icc, linux_syscall_trace ! CTI Group
1579 2: call %l7 ! CTI Group brk forced
1583 3: stx %o0, [%sp + PTREGS_OFF + PT_V9_I0]
1585 ldx [%sp + PTREGS_OFF + PT_V9_TSTATE], %g3
1586 ldx [%sp + PTREGS_OFF + PT_V9_TNPC], %l1 ! pc = npc
1588 mov %ulo(TSTATE_XCARRY | TSTATE_ICARRY), %g2
1591 /* Check if force_successful_syscall_return()
1594 ldub [%curptr + TI_SYS_NOERROR], %l2
1596 stb %g0, [%curptr + TI_SYS_NOERROR]
1598 cmp %o0, -ERESTART_RESTARTBLOCK
1600 andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %l6
1602 /* System call success, clear Carry condition code. */
1604 stx %g3, [%sp + PTREGS_OFF + PT_V9_TSTATE]
1605 bne,pn %icc, linux_syscall_trace2
1606 add %l1, 0x4, %l2 ! npc = npc+4
1607 stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC]
1608 ba,pt %xcc, rtrap_clr_l6
1609 stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC]
1612 /* System call failure, set Carry condition code.
1613 * Also, get abs(errno) to return to the process.
1615 andcc %l0, (_TIF_SYSCALL_TRACE|_TIF_SECCOMP|_TIF_SYSCALL_AUDIT), %l6
1618 stx %o0, [%sp + PTREGS_OFF + PT_V9_I0]
1620 stx %g3, [%sp + PTREGS_OFF + PT_V9_TSTATE]
1621 bne,pn %icc, linux_syscall_trace2
1622 add %l1, 0x4, %l2 ! npc = npc+4
1623 stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC]
1626 stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC]
1627 linux_syscall_trace2:
1628 add %sp, PTREGS_OFF, %o0
1631 stx %l1, [%sp + PTREGS_OFF + PT_V9_TPC]
1633 stx %l2, [%sp + PTREGS_OFF + PT_V9_TNPC]
1636 .globl __flushw_user
1641 1: save %sp, -128, %sp
1647 restore %g0, %g0, %g0
1651 /* Flush %fp and %i7 to the stack for all register
1652 * windows active inside of the cpu. This allows
1653 * show_stack_trace() to avoid using an expensive
1656 .globl stack_trace_flush
1657 .type stack_trace_flush,#function
1660 wrpr %o0, PSTATE_IE, %pstate
1663 rdpr %canrestore, %g2
1669 stx %fp, [%sp + STACK_BIAS + RW_V9_I6]
1670 stx %i7, [%sp + STACK_BIAS + RW_V9_I7]
1679 .size stack_trace_flush,.-stack_trace_flush
1682 .globl hard_smp_processor_id
1683 hard_smp_processor_id:
1685 .globl real_hard_smp_processor_id
1686 real_hard_smp_processor_id:
1694 * returns %o0: sysino
1696 .globl sun4v_devino_to_sysino
1697 .type sun4v_devino_to_sysino,#function
1698 sun4v_devino_to_sysino:
1699 mov HV_FAST_INTR_DEVINO2SYSINO, %o5
1703 .size sun4v_devino_to_sysino, .-sun4v_devino_to_sysino
1707 * returns %o0: intr_enabled (HV_INTR_{DISABLED,ENABLED})
1709 .globl sun4v_intr_getenabled
1710 .type sun4v_intr_getenabled,#function
1711 sun4v_intr_getenabled:
1712 mov HV_FAST_INTR_GETENABLED, %o5
1716 .size sun4v_intr_getenabled, .-sun4v_intr_getenabled
1719 * %o1: intr_enabled (HV_INTR_{DISABLED,ENABLED})
1721 .globl sun4v_intr_setenabled
1722 .type sun4v_intr_setenabled,#function
1723 sun4v_intr_setenabled:
1724 mov HV_FAST_INTR_SETENABLED, %o5
1728 .size sun4v_intr_setenabled, .-sun4v_intr_setenabled
1732 * returns %o0: intr_state (HV_INTR_STATE_*)
1734 .globl sun4v_intr_getstate
1735 .type sun4v_intr_getstate,#function
1736 sun4v_intr_getstate:
1737 mov HV_FAST_INTR_GETSTATE, %o5
1741 .size sun4v_intr_getstate, .-sun4v_intr_getstate
1744 * %o1: intr_state (HV_INTR_STATE_*)
1746 .globl sun4v_intr_setstate
1747 .type sun4v_intr_setstate,#function
1748 sun4v_intr_setstate:
1749 mov HV_FAST_INTR_SETSTATE, %o5
1753 .size sun4v_intr_setstate, .-sun4v_intr_setstate
1757 * returns %o0: cpuid
1759 .globl sun4v_intr_gettarget
1760 .type sun4v_intr_gettarget,#function
1761 sun4v_intr_gettarget:
1762 mov HV_FAST_INTR_GETTARGET, %o5
1766 .size sun4v_intr_gettarget, .-sun4v_intr_gettarget
1771 .globl sun4v_intr_settarget
1772 .type sun4v_intr_settarget,#function
1773 sun4v_intr_settarget:
1774 mov HV_FAST_INTR_SETTARGET, %o5
1778 .size sun4v_intr_settarget, .-sun4v_intr_settarget
1785 * returns %o0: status
1787 .globl sun4v_cpu_start
1788 .type sun4v_cpu_start,#function
1790 mov HV_FAST_CPU_START, %o5
1794 .size sun4v_cpu_start, .-sun4v_cpu_start
1798 * returns %o0: status
1800 .globl sun4v_cpu_stop
1801 .type sun4v_cpu_stop,#function
1803 mov HV_FAST_CPU_STOP, %o5
1807 .size sun4v_cpu_stop, .-sun4v_cpu_stop
1809 /* returns %o0: status */
1810 .globl sun4v_cpu_yield
1811 .type sun4v_cpu_yield, #function
1813 mov HV_FAST_CPU_YIELD, %o5
1817 .size sun4v_cpu_yield, .-sun4v_cpu_yield
1821 * %o2: num queue entries
1823 * returns %o0: status
1825 .globl sun4v_cpu_qconf
1826 .type sun4v_cpu_qconf,#function
1828 mov HV_FAST_CPU_QCONF, %o5
1832 .size sun4v_cpu_qconf, .-sun4v_cpu_qconf
1834 /* %o0: num cpus in cpu list
1835 * %o1: cpu list paddr
1836 * %o2: mondo block paddr
1838 * returns %o0: status
1840 .globl sun4v_cpu_mondo_send
1841 .type sun4v_cpu_mondo_send,#function
1842 sun4v_cpu_mondo_send:
1843 mov HV_FAST_CPU_MONDO_SEND, %o5
1847 .size sun4v_cpu_mondo_send, .-sun4v_cpu_mondo_send
1851 * returns %o0: -status if status non-zero, else
1852 * %o0: cpu state as HV_CPU_STATE_*
1854 .globl sun4v_cpu_state
1855 .type sun4v_cpu_state,#function
1857 mov HV_FAST_CPU_STATE, %o5
1864 .size sun4v_cpu_state, .-sun4v_cpu_state
1866 /* %o0: virtual address
1869 * %o3: HV_MMU_* flags
1871 * returns %o0: status
1873 .globl sun4v_mmu_map_perm_addr
1874 .type sun4v_mmu_map_perm_addr,#function
1875 sun4v_mmu_map_perm_addr:
1876 mov HV_FAST_MMU_MAP_PERM_ADDR, %o5
1880 .size sun4v_mmu_map_perm_addr, .-sun4v_mmu_map_perm_addr
1882 /* %o0: number of TSB descriptions
1883 * %o1: TSB descriptions real address
1885 * returns %o0: status
1887 .globl sun4v_mmu_tsb_ctx0
1888 .type sun4v_mmu_tsb_ctx0,#function
1890 mov HV_FAST_MMU_TSB_CTX0, %o5
1894 .size sun4v_mmu_tsb_ctx0, .-sun4v_mmu_tsb_ctx0
1896 /* %o0: API group number
1897 * %o1: pointer to unsigned long major number storage
1898 * %o2: pointer to unsigned long minor number storage
1900 * returns %o0: status
1902 .globl sun4v_get_version
1903 .type sun4v_get_version,#function
1905 mov HV_CORE_GET_VER, %o5
1912 .size sun4v_get_version, .-sun4v_get_version
1914 /* %o0: API group number
1915 * %o1: desired major number
1916 * %o2: desired minor number
1917 * %o3: pointer to unsigned long actual minor number storage
1919 * returns %o0: status
1921 .globl sun4v_set_version
1922 .type sun4v_set_version,#function
1924 mov HV_CORE_SET_VER, %o5
1929 .size sun4v_set_version, .-sun4v_set_version
1931 /* %o0: pointer to unsigned long time
1933 * returns %o0: status
1935 .globl sun4v_tod_get
1936 .type sun4v_tod_get,#function
1939 mov HV_FAST_TOD_GET, %o5
1944 .size sun4v_tod_get, .-sun4v_tod_get
1948 * returns %o0: status
1950 .globl sun4v_tod_set
1951 .type sun4v_tod_set,#function
1953 mov HV_FAST_TOD_SET, %o5
1957 .size sun4v_tod_set, .-sun4v_tod_set
1959 /* %o0: pointer to unsigned long status
1961 * returns %o0: signed character
1963 .globl sun4v_con_getchar
1964 .type sun4v_con_getchar,#function
1967 mov HV_FAST_CONS_GETCHAR, %o5
1974 .size sun4v_con_getchar, .-sun4v_con_getchar
1976 /* %o0: signed long character
1978 * returns %o0: status
1980 .globl sun4v_con_putchar
1981 .type sun4v_con_putchar,#function
1983 mov HV_FAST_CONS_PUTCHAR, %o5
1987 .size sun4v_con_putchar, .-sun4v_con_putchar
1989 /* %o0: buffer real address
1991 * %o2: pointer to unsigned long bytes_read
1993 * returns %o0: status
1995 .globl sun4v_con_read
1996 .type sun4v_con_read,#function
1999 mov HV_FAST_CONS_READ, %o5
2002 cmp %o1, -1 /* break */
2005 cmp %o1, -2 /* hup */
2011 .size sun4v_con_read, .-sun4v_con_read
2013 /* %o0: buffer real address
2015 * %o2: pointer to unsigned long bytes_written
2017 * returns %o0: status
2019 .globl sun4v_con_write
2020 .type sun4v_con_write,#function
2023 mov HV_FAST_CONS_WRITE, %o5
2028 .size sun4v_con_write, .-sun4v_con_write
2031 * %o1: address of description string
2033 * returns %o0: status
2035 .globl sun4v_mach_set_soft_state
2036 .type sun4v_mach_set_soft_state,#function
2037 sun4v_mach_set_soft_state:
2038 mov HV_FAST_MACH_SET_SOFT_STATE, %o5
2042 .size sun4v_mach_set_soft_state, .-sun4v_mach_set_soft_state
2048 .globl sun4v_mach_exit
2049 .type sun4v_mach_exit,#function
2051 mov HV_FAST_MACH_EXIT, %o5
2055 .size sun4v_mach_exit, .-sun4v_mach_exit
2057 /* %o0: buffer real address
2058 * %o1: buffer length
2059 * %o2: pointer to unsigned long real_buf_len
2061 * returns %o0: status
2063 .globl sun4v_mach_desc
2064 .type sun4v_mach_desc,#function
2067 mov HV_FAST_MACH_DESC, %o5
2072 .size sun4v_mach_desc, .-sun4v_mach_desc
2074 /* %o0: new timeout in milliseconds
2075 * %o1: pointer to unsigned long orig_timeout
2077 * returns %o0: status
2079 .globl sun4v_mach_set_watchdog
2080 .type sun4v_mach_set_watchdog,#function
2081 sun4v_mach_set_watchdog:
2083 mov HV_FAST_MACH_SET_WATCHDOG, %o5
2088 .size sun4v_mach_set_watchdog, .-sun4v_mach_set_watchdog
2090 /* No inputs and does not return. */
2091 .globl sun4v_mach_sir
2092 .type sun4v_mach_sir,#function
2095 mov HV_FAST_MACH_SIR, %o5
2100 .size sun4v_mach_sir, .-sun4v_mach_sir
2106 * returns %o0: status
2108 .globl sun4v_ldc_tx_qconf
2109 .type sun4v_ldc_tx_qconf,#function
2111 mov HV_FAST_LDC_TX_QCONF, %o5
2115 .size sun4v_ldc_tx_qconf, .-sun4v_ldc_tx_qconf
2118 * %o1: pointer to unsigned long ra
2119 * %o2: pointer to unsigned long num_entries
2121 * returns %o0: status
2123 .globl sun4v_ldc_tx_qinfo
2124 .type sun4v_ldc_tx_qinfo,#function
2128 mov HV_FAST_LDC_TX_QINFO, %o5
2134 .size sun4v_ldc_tx_qinfo, .-sun4v_ldc_tx_qinfo
2137 * %o1: pointer to unsigned long head_off
2138 * %o2: pointer to unsigned long tail_off
2139 * %o2: pointer to unsigned long chan_state
2141 * returns %o0: status
2143 .globl sun4v_ldc_tx_get_state
2144 .type sun4v_ldc_tx_get_state,#function
2145 sun4v_ldc_tx_get_state:
2149 mov HV_FAST_LDC_TX_GET_STATE, %o5
2156 .size sun4v_ldc_tx_get_state, .-sun4v_ldc_tx_get_state
2161 * returns %o0: status
2163 .globl sun4v_ldc_tx_set_qtail
2164 .type sun4v_ldc_tx_set_qtail,#function
2165 sun4v_ldc_tx_set_qtail:
2166 mov HV_FAST_LDC_TX_SET_QTAIL, %o5
2170 .size sun4v_ldc_tx_set_qtail, .-sun4v_ldc_tx_set_qtail
2176 * returns %o0: status
2178 .globl sun4v_ldc_rx_qconf
2179 .type sun4v_ldc_rx_qconf,#function
2181 mov HV_FAST_LDC_RX_QCONF, %o5
2185 .size sun4v_ldc_rx_qconf, .-sun4v_ldc_rx_qconf
2188 * %o1: pointer to unsigned long ra
2189 * %o2: pointer to unsigned long num_entries
2191 * returns %o0: status
2193 .globl sun4v_ldc_rx_qinfo
2194 .type sun4v_ldc_rx_qinfo,#function
2198 mov HV_FAST_LDC_RX_QINFO, %o5
2204 .size sun4v_ldc_rx_qinfo, .-sun4v_ldc_rx_qinfo
2207 * %o1: pointer to unsigned long head_off
2208 * %o2: pointer to unsigned long tail_off
2209 * %o2: pointer to unsigned long chan_state
2211 * returns %o0: status
2213 .globl sun4v_ldc_rx_get_state
2214 .type sun4v_ldc_rx_get_state,#function
2215 sun4v_ldc_rx_get_state:
2219 mov HV_FAST_LDC_RX_GET_STATE, %o5
2226 .size sun4v_ldc_rx_get_state, .-sun4v_ldc_rx_get_state
2231 * returns %o0: status
2233 .globl sun4v_ldc_rx_set_qhead
2234 .type sun4v_ldc_rx_set_qhead,#function
2235 sun4v_ldc_rx_set_qhead:
2236 mov HV_FAST_LDC_RX_SET_QHEAD, %o5
2240 .size sun4v_ldc_rx_set_qhead, .-sun4v_ldc_rx_set_qhead
2246 * returns %o0: status
2248 .globl sun4v_ldc_set_map_table
2249 .type sun4v_ldc_set_map_table,#function
2250 sun4v_ldc_set_map_table:
2251 mov HV_FAST_LDC_SET_MAP_TABLE, %o5
2255 .size sun4v_ldc_set_map_table, .-sun4v_ldc_set_map_table
2258 * %o1: pointer to unsigned long ra
2259 * %o2: pointer to unsigned long num_entries
2261 * returns %o0: status
2263 .globl sun4v_ldc_get_map_table
2264 .type sun4v_ldc_get_map_table,#function
2265 sun4v_ldc_get_map_table:
2268 mov HV_FAST_LDC_GET_MAP_TABLE, %o5
2274 .size sun4v_ldc_get_map_table, .-sun4v_ldc_get_map_table
2281 * %o5: pointer to unsigned long actual_len
2283 * returns %o0: status
2285 .globl sun4v_ldc_copy
2286 .type sun4v_ldc_copy,#function
2289 mov HV_FAST_LDC_COPY, %o5
2294 .size sun4v_ldc_copy, .-sun4v_ldc_copy
2298 * %o2: pointer to unsigned long ra
2299 * %o3: pointer to unsigned long perm
2301 * returns %o0: status
2303 .globl sun4v_ldc_mapin
2304 .type sun4v_ldc_mapin,#function
2308 mov HV_FAST_LDC_MAPIN, %o5
2314 .size sun4v_ldc_mapin, .-sun4v_ldc_mapin
2318 * returns %o0: status
2320 .globl sun4v_ldc_unmap
2321 .type sun4v_ldc_unmap,#function
2323 mov HV_FAST_LDC_UNMAP, %o5
2327 .size sun4v_ldc_unmap, .-sun4v_ldc_unmap
2333 * returns %o0: status
2335 .globl sun4v_ldc_revoke
2336 .type sun4v_ldc_revoke,#function
2338 mov HV_FAST_LDC_REVOKE, %o5
2342 .size sun4v_ldc_revoke, .-sun4v_ldc_revoke
2344 /* %o0: device handle
2346 * %o2: pointer to unsigned long cookie
2348 * returns %o0: status
2350 .globl sun4v_vintr_get_cookie
2351 .type sun4v_vintr_get_cookie,#function
2352 sun4v_vintr_get_cookie:
2354 mov HV_FAST_VINTR_GET_COOKIE, %o5
2359 .size sun4v_vintr_get_cookie, .-sun4v_vintr_get_cookie
2361 /* %o0: device handle
2365 * returns %o0: status
2367 .globl sun4v_vintr_set_cookie
2368 .type sun4v_vintr_set_cookie,#function
2369 sun4v_vintr_set_cookie:
2370 mov HV_FAST_VINTR_SET_COOKIE, %o5
2374 .size sun4v_vintr_set_cookie, .-sun4v_vintr_set_cookie
2376 /* %o0: device handle
2378 * %o2: pointer to unsigned long valid_state
2380 * returns %o0: status
2382 .globl sun4v_vintr_get_valid
2383 .type sun4v_vintr_get_valid,#function
2384 sun4v_vintr_get_valid:
2386 mov HV_FAST_VINTR_GET_VALID, %o5
2391 .size sun4v_vintr_get_valid, .-sun4v_vintr_get_valid
2393 /* %o0: device handle
2397 * returns %o0: status
2399 .globl sun4v_vintr_set_valid
2400 .type sun4v_vintr_set_valid,#function
2401 sun4v_vintr_set_valid:
2402 mov HV_FAST_VINTR_SET_VALID, %o5
2406 .size sun4v_vintr_set_valid, .-sun4v_vintr_set_valid
2408 /* %o0: device handle
2410 * %o2: pointer to unsigned long state
2412 * returns %o0: status
2414 .globl sun4v_vintr_get_state
2415 .type sun4v_vintr_get_state,#function
2416 sun4v_vintr_get_state:
2418 mov HV_FAST_VINTR_GET_STATE, %o5
2423 .size sun4v_vintr_get_state, .-sun4v_vintr_get_state
2425 /* %o0: device handle
2429 * returns %o0: status
2431 .globl sun4v_vintr_set_state
2432 .type sun4v_vintr_set_state,#function
2433 sun4v_vintr_set_state:
2434 mov HV_FAST_VINTR_SET_STATE, %o5
2438 .size sun4v_vintr_set_state, .-sun4v_vintr_set_state
2440 /* %o0: device handle
2442 * %o2: pointer to unsigned long cpuid
2444 * returns %o0: status
2446 .globl sun4v_vintr_get_target
2447 .type sun4v_vintr_get_target,#function
2448 sun4v_vintr_get_target:
2450 mov HV_FAST_VINTR_GET_TARGET, %o5
2455 .size sun4v_vintr_get_target, .-sun4v_vintr_get_target
2457 /* %o0: device handle
2461 * returns %o0: status
2463 .globl sun4v_vintr_set_target
2464 .type sun4v_vintr_set_target,#function
2465 sun4v_vintr_set_target:
2466 mov HV_FAST_VINTR_SET_TARGET, %o5
2470 .size sun4v_vintr_set_target, .-sun4v_vintr_set_target
2472 /* %o0: NCS sub-function
2473 * %o1: sub-function arg real-address
2474 * %o2: sub-function arg size
2476 * returns %o0: status
2478 .globl sun4v_ncs_request
2479 .type sun4v_ncs_request,#function
2481 mov HV_FAST_NCS_REQUEST, %o5
2485 .size sun4v_ncs_request, .-sun4v_ncs_request
2487 .globl sun4v_svc_send
2488 .type sun4v_svc_send,#function
2494 mov HV_FAST_SVC_SEND, %o5
2499 .size sun4v_svc_send, .-sun4v_svc_send
2501 .globl sun4v_svc_recv
2502 .type sun4v_svc_recv,#function
2508 mov HV_FAST_SVC_RECV, %o5
2513 .size sun4v_svc_recv, .-sun4v_svc_recv
2515 .globl sun4v_svc_getstatus
2516 .type sun4v_svc_getstatus,#function
2517 sun4v_svc_getstatus:
2518 mov HV_FAST_SVC_GETSTATUS, %o5
2524 .size sun4v_svc_getstatus, .-sun4v_svc_getstatus
2526 .globl sun4v_svc_setstatus
2527 .type sun4v_svc_setstatus,#function
2528 sun4v_svc_setstatus:
2529 mov HV_FAST_SVC_SETSTATUS, %o5
2533 .size sun4v_svc_setstatus, .-sun4v_svc_setstatus
2535 .globl sun4v_svc_clrstatus
2536 .type sun4v_svc_clrstatus,#function
2537 sun4v_svc_clrstatus:
2538 mov HV_FAST_SVC_CLRSTATUS, %o5
2542 .size sun4v_svc_clrstatus, .-sun4v_svc_clrstatus
2544 .globl sun4v_mmustat_conf
2545 .type sun4v_mmustat_conf,#function
2548 mov HV_FAST_MMUSTAT_CONF, %o5
2553 .size sun4v_mmustat_conf, .-sun4v_mmustat_conf
2555 .globl sun4v_mmustat_info
2556 .type sun4v_mmustat_info,#function
2559 mov HV_FAST_MMUSTAT_INFO, %o5
2564 .size sun4v_mmustat_info, .-sun4v_mmustat_info
2566 .globl sun4v_mmu_demap_all
2567 .type sun4v_mmu_demap_all,#function
2568 sun4v_mmu_demap_all:
2572 mov HV_FAST_MMU_DEMAP_ALL, %o5
2576 .size sun4v_mmu_demap_all, .-sun4v_mmu_demap_all