2 * Copyright (c) 2001-2002 by David Brownell
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 #ifndef __LINUX_EHCI_HCD_H
20 #define __LINUX_EHCI_HCD_H
22 /* definitions used for the EHCI driver */
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
32 #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33 typedef __u32 __bitwise __hc32;
34 typedef __u16 __bitwise __hc16;
40 /* statistics can be kept for for tuning/monitoring */
45 unsigned long reclaim;
46 unsigned long lost_iaa;
48 /* termination of urbs from core */
49 unsigned long complete;
53 /* ehci_hcd->lock guards shared data against other CPUs:
54 * ehci_hcd: async, reclaim, periodic (and shadow), ...
55 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
63 #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
65 struct ehci_hcd { /* one per controller */
66 /* glue to PCI and HCD framework */
67 struct ehci_caps __iomem *caps;
68 struct ehci_regs __iomem *regs;
69 struct ehci_dbg_port __iomem *debug;
71 __u32 hcs_params; /* cached register copy */
74 /* async schedule support */
75 struct ehci_qh *async;
76 struct ehci_qh *reclaim;
77 unsigned scanning : 1;
79 /* periodic schedule support */
80 #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
81 unsigned periodic_size;
82 __hc32 *periodic; /* hw periodic table */
83 dma_addr_t periodic_dma;
84 unsigned i_thresh; /* uframes HC might cache */
86 union ehci_shadow *pshadow; /* mirror hw periodic table */
87 int next_uframe; /* scan periodic, start here */
88 unsigned periodic_sched; /* periodic activity count */
90 /* list of itds completed while clock_frame was still active */
91 struct list_head cached_itd_list;
94 /* per root hub port */
95 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
97 /* bit vectors (one bit per port) */
98 unsigned long bus_suspended; /* which ports were
99 already suspended at the start of a bus suspend */
100 unsigned long companion_ports; /* which ports are
101 dedicated to the companion controller */
102 unsigned long owned_ports; /* which ports are
103 owned by the companion during a bus suspend */
104 unsigned long port_c_suspend; /* which ports have
105 the change-suspend feature turned on */
106 unsigned long suspended_ports; /* which ports are
109 /* per-HC memory pools (could be per-bus, but ...) */
110 struct dma_pool *qh_pool; /* qh per active urb */
111 struct dma_pool *qtd_pool; /* one or more per qh */
112 struct dma_pool *itd_pool; /* itd per iso urb */
113 struct dma_pool *sitd_pool; /* sitd per split iso urb */
115 struct timer_list iaa_watchdog;
116 struct timer_list watchdog;
117 unsigned long actions;
119 unsigned random_frame;
120 unsigned long next_statechange;
124 unsigned no_selective_suspend:1;
125 unsigned has_fsl_port_bug:1; /* FreeScale */
126 unsigned big_endian_mmio:1;
127 unsigned big_endian_desc:1;
128 unsigned has_amcc_usb23:1;
130 /* required for usb32 quirk */
131 #define OHCI_CTRL_HCFS (3 << 6)
132 #define OHCI_USB_OPER (2 << 6)
133 #define OHCI_USB_SUSPEND (3 << 6)
135 #define OHCI_HCCTRL_OFFSET 0x4
136 #define OHCI_HCCTRL_LEN 0x4
137 __hc32 *ohci_hcctrl_reg;
139 u8 sbrn; /* packed release number */
143 struct ehci_stats stats;
144 # define COUNT(x) do { (x)++; } while (0)
146 # define COUNT(x) do {} while (0)
151 struct dentry *debug_dir;
152 struct dentry *debug_async;
153 struct dentry *debug_periodic;
154 struct dentry *debug_registers;
158 /* convert between an HCD pointer and the corresponding EHCI_HCD */
159 static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
161 return (struct ehci_hcd *) (hcd->hcd_priv);
163 static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
165 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
170 iaa_watchdog_start(struct ehci_hcd *ehci)
172 WARN_ON(timer_pending(&ehci->iaa_watchdog));
173 mod_timer(&ehci->iaa_watchdog,
174 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
177 static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
179 del_timer(&ehci->iaa_watchdog);
182 enum ehci_timer_action {
189 timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
191 clear_bit (action, &ehci->actions);
194 static void free_cached_itd_list(struct ehci_hcd *ehci);
196 /*-------------------------------------------------------------------------*/
198 #include <linux/usb/ehci_def.h>
200 /*-------------------------------------------------------------------------*/
202 #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
205 * EHCI Specification 0.95 Section 3.5
206 * QTD: describe data transfer components (buffer, direction, ...)
207 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
209 * These are associated only with "QH" (Queue Head) structures,
210 * used with control, bulk, and interrupt transfers.
213 /* first part defined by EHCI spec */
214 __hc32 hw_next; /* see EHCI 3.5.1 */
215 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
216 __hc32 hw_token; /* see EHCI 3.5.3 */
217 #define QTD_TOGGLE (1 << 31) /* data toggle */
218 #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
219 #define QTD_IOC (1 << 15) /* interrupt on complete */
220 #define QTD_CERR(tok) (((tok)>>10) & 0x3)
221 #define QTD_PID(tok) (((tok)>>8) & 0x3)
222 #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
223 #define QTD_STS_HALT (1 << 6) /* halted on error */
224 #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
225 #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
226 #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
227 #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
228 #define QTD_STS_STS (1 << 1) /* split transaction state */
229 #define QTD_STS_PING (1 << 0) /* issue PING? */
231 #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
232 #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
233 #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
235 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
236 __hc32 hw_buf_hi [5]; /* Appendix B */
238 /* the rest is HCD-private */
239 dma_addr_t qtd_dma; /* qtd address */
240 struct list_head qtd_list; /* sw qtd list */
241 struct urb *urb; /* qtd's urb */
242 size_t length; /* length of buffer */
243 } __attribute__ ((aligned (32)));
245 /* mask NakCnt+T in qh->hw_alt_next */
246 #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
248 #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
250 /*-------------------------------------------------------------------------*/
252 /* type tag from {qh,itd,sitd,fstn}->hw_next */
253 #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
256 * Now the following defines are not converted using the
257 * cpu_to_le32() macro anymore, since we have to support
258 * "dynamic" switching between be and le support, so that the driver
259 * can be used on one system with SoC EHCI controller using big-endian
260 * descriptors as well as a normal little-endian PCI EHCI controller.
262 /* values for that type tag */
263 #define Q_TYPE_ITD (0 << 1)
264 #define Q_TYPE_QH (1 << 1)
265 #define Q_TYPE_SITD (2 << 1)
266 #define Q_TYPE_FSTN (3 << 1)
268 /* next async queue entry, or pointer to interrupt/periodic QH */
269 #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
271 /* for periodic/async schedules and qtd lists, mark end of list */
272 #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
275 * Entries in periodic shadow table are pointers to one of four kinds
276 * of data structure. That's dictated by the hardware; a type tag is
277 * encoded in the low bits of the hardware's periodic schedule. Use
278 * Q_NEXT_TYPE to get the tag.
280 * For entries in the async schedule, the type tag always says "qh".
283 struct ehci_qh *qh; /* Q_TYPE_QH */
284 struct ehci_itd *itd; /* Q_TYPE_ITD */
285 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
286 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
287 __hc32 *hw_next; /* (all types) */
291 /*-------------------------------------------------------------------------*/
294 * EHCI Specification 0.95 Section 3.6
295 * QH: describes control/bulk/interrupt endpoints
296 * See Fig 3-7 "Queue Head Structure Layout".
298 * These appear in both the async and (for interrupt) periodic schedules.
302 /* first part defined by EHCI spec */
303 __hc32 hw_next; /* see EHCI 3.6.1 */
304 __hc32 hw_info1; /* see EHCI 3.6.2 */
305 #define QH_HEAD 0x00008000
306 __hc32 hw_info2; /* see EHCI 3.6.2 */
307 #define QH_SMASK 0x000000ff
308 #define QH_CMASK 0x0000ff00
309 #define QH_HUBADDR 0x007f0000
310 #define QH_HUBPORT 0x3f800000
311 #define QH_MULT 0xc0000000
312 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
314 /* qtd overlay (hardware parts of a struct ehci_qtd) */
319 __hc32 hw_buf_hi [5];
321 /* the rest is HCD-private */
322 dma_addr_t qh_dma; /* address of qh */
323 union ehci_shadow qh_next; /* ptr to qh; or periodic */
324 struct list_head qtd_list; /* sw qtd list */
325 struct ehci_qtd *dummy;
326 struct ehci_qh *reclaim; /* next to reclaim */
328 struct ehci_hcd *ehci;
331 * Do NOT use atomic operations for QH refcounting. On some CPUs
332 * (PPC7448 for example), atomic operations cannot be performed on
333 * memory that is cache-inhibited (i.e. being used for DMA).
334 * Spinlocks are used to protect all QH fields.
340 #define QH_STATE_LINKED 1 /* HC sees this */
341 #define QH_STATE_UNLINK 2 /* HC may still see this */
342 #define QH_STATE_IDLE 3 /* HC doesn't see this */
343 #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
344 #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
346 u8 xacterrs; /* XactErr retry counter */
347 #define QH_XACTERR_MAX 32 /* XactErr retry limit */
349 /* periodic schedule info */
350 u8 usecs; /* intr bandwidth */
351 u8 gap_uf; /* uframes split/csplit gap */
352 u8 c_usecs; /* ... split completion bw */
353 u16 tt_usecs; /* tt downstream bandwidth */
354 unsigned short period; /* polling interval */
355 unsigned short start; /* where polling starts */
356 #define NO_FRAME ((unsigned short)~0) /* pick new start */
357 struct usb_device *dev; /* access to TT */
358 } __attribute__ ((aligned (32)));
360 /*-------------------------------------------------------------------------*/
362 /* description of one iso transaction (up to 3 KB data if highspeed) */
363 struct ehci_iso_packet {
364 /* These will be copied to iTD when scheduling */
365 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
366 __hc32 transaction; /* itd->hw_transaction[i] |= */
367 u8 cross; /* buf crosses pages */
368 /* for full speed OUT splits */
372 /* temporary schedule data for packets from iso urbs (both speeds)
373 * each packet is one logical usb transaction to the device (not TT),
374 * beginning at stream->next_uframe
376 struct ehci_iso_sched {
377 struct list_head td_list;
379 struct ehci_iso_packet packet [0];
383 * ehci_iso_stream - groups all (s)itds for this endpoint.
384 * acts like a qh would, if EHCI had them for ISO.
386 struct ehci_iso_stream {
387 /* first two fields match QH, but info1 == 0 */
394 u16 depth; /* depth in uframes */
395 struct list_head td_list; /* queued itds/sitds */
396 struct list_head free_list; /* list of unused itds/sitds */
397 struct usb_device *udev;
398 struct usb_host_endpoint *ep;
400 /* output of (re)scheduling */
401 unsigned long start; /* jiffies */
402 unsigned long rescheduled;
406 /* the rest is derived from the endpoint descriptor,
407 * trusting urb->interval == f(epdesc->bInterval) and
408 * including the extra info for hw_bufp[0..2]
417 /* This is used to initialize iTD's hw_bufp fields */
422 /* this is used to initialize sITD's tt info */
426 /*-------------------------------------------------------------------------*/
429 * EHCI Specification 0.95 Section 3.3
430 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
432 * Schedule records for high speed iso xfers
435 /* first part defined by EHCI spec */
436 __hc32 hw_next; /* see EHCI 3.3.1 */
437 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
438 #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
439 #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
440 #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
441 #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
442 #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
443 #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
445 #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
447 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
448 __hc32 hw_bufp_hi [7]; /* Appendix B */
450 /* the rest is HCD-private */
451 dma_addr_t itd_dma; /* for this itd */
452 union ehci_shadow itd_next; /* ptr to periodic q entry */
455 struct ehci_iso_stream *stream; /* endpoint's queue */
456 struct list_head itd_list; /* list of stream's itds */
458 /* any/all hw_transactions here may be used by that urb */
459 unsigned frame; /* where scheduled */
461 unsigned index[8]; /* in urb->iso_frame_desc */
462 } __attribute__ ((aligned (32)));
464 /*-------------------------------------------------------------------------*/
467 * EHCI Specification 0.95 Section 3.4
468 * siTD, aka split-transaction isochronous Transfer Descriptor
469 * ... describe full speed iso xfers through TT in hubs
470 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
473 /* first part defined by EHCI spec */
475 /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
476 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
477 __hc32 hw_uframe; /* EHCI table 3-10 */
478 __hc32 hw_results; /* EHCI table 3-11 */
479 #define SITD_IOC (1 << 31) /* interrupt on completion */
480 #define SITD_PAGE (1 << 30) /* buffer 0/1 */
481 #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
482 #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
483 #define SITD_STS_ERR (1 << 6) /* error from TT */
484 #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
485 #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
486 #define SITD_STS_XACT (1 << 3) /* illegal IN response */
487 #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
488 #define SITD_STS_STS (1 << 1) /* split transaction state */
490 #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
492 __hc32 hw_buf [2]; /* EHCI table 3-12 */
493 __hc32 hw_backpointer; /* EHCI table 3-13 */
494 __hc32 hw_buf_hi [2]; /* Appendix B */
496 /* the rest is HCD-private */
498 union ehci_shadow sitd_next; /* ptr to periodic q entry */
501 struct ehci_iso_stream *stream; /* endpoint's queue */
502 struct list_head sitd_list; /* list of stream's sitds */
505 } __attribute__ ((aligned (32)));
507 /*-------------------------------------------------------------------------*/
510 * EHCI Specification 0.96 Section 3.7
511 * Periodic Frame Span Traversal Node (FSTN)
513 * Manages split interrupt transactions (using TT) that span frame boundaries
514 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
515 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
516 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
519 __hc32 hw_next; /* any periodic q entry */
520 __hc32 hw_prev; /* qh or EHCI_LIST_END */
522 /* the rest is HCD-private */
524 union ehci_shadow fstn_next; /* ptr to periodic q entry */
525 } __attribute__ ((aligned (32)));
527 /*-------------------------------------------------------------------------*/
529 #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
532 * Some EHCI controllers have a Transaction Translator built into the
533 * root hub. This is a non-standard feature. Each controller will need
534 * to add code to the following inline functions, and call them as
535 * needed (mostly in root hub code).
538 #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
540 /* Returns the speed of a device attached to a port on the root hub. */
541 static inline unsigned int
542 ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
544 if (ehci_is_TDI(ehci)) {
545 switch ((portsc>>26)&3) {
549 return (1<<USB_PORT_FEAT_LOWSPEED);
552 return (1<<USB_PORT_FEAT_HIGHSPEED);
555 return (1<<USB_PORT_FEAT_HIGHSPEED);
560 #define ehci_is_TDI(e) (0)
562 #define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
565 /*-------------------------------------------------------------------------*/
567 #ifdef CONFIG_PPC_83xx
568 /* Some Freescale processors have an erratum in which the TT
569 * port number in the queue head was 0..N-1 instead of 1..N.
571 #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
573 #define ehci_has_fsl_portno_bug(e) (0)
577 * While most USB host controllers implement their registers in
578 * little-endian format, a minority (celleb companion chip) implement
579 * them in big endian format.
581 * This attempts to support either format at compile time without a
582 * runtime penalty, or both formats with the additional overhead
583 * of checking a flag bit.
586 #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
587 #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
589 #define ehci_big_endian_mmio(e) 0
593 * Big-endian read/write functions are arch-specific.
594 * Other arches can be added if/when they're needed.
596 #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
597 #define readl_be(addr) __raw_readl((__force unsigned *)addr)
598 #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
601 static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
602 __u32 __iomem * regs)
604 #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
605 return ehci_big_endian_mmio(ehci) ?
613 static inline void ehci_writel(const struct ehci_hcd *ehci,
614 const unsigned int val, __u32 __iomem *regs)
616 #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
617 ehci_big_endian_mmio(ehci) ?
618 writel_be(val, regs) :
626 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
627 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
628 * Other common bits are dependant on has_amcc_usb23 quirk flag.
631 static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
635 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
637 hc_control |= OHCI_USB_OPER;
639 hc_control |= OHCI_USB_SUSPEND;
641 writel_be(hc_control, ehci->ohci_hcctrl_reg);
642 (void) readl_be(ehci->ohci_hcctrl_reg);
645 static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
649 /*-------------------------------------------------------------------------*/
652 * The AMCC 440EPx not only implements its EHCI registers in big-endian
653 * format, but also its DMA data structures (descriptors).
655 * EHCI controllers accessed through PCI work normally (little-endian
656 * everywhere), so we won't bother supporting a BE-only mode for now.
658 #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
659 #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
662 static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
664 return ehci_big_endian_desc(ehci)
665 ? (__force __hc32)cpu_to_be32(x)
666 : (__force __hc32)cpu_to_le32(x);
670 static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
672 return ehci_big_endian_desc(ehci)
673 ? be32_to_cpu((__force __be32)x)
674 : le32_to_cpu((__force __le32)x);
677 static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
679 return ehci_big_endian_desc(ehci)
680 ? be32_to_cpup((__force __be32 *)x)
681 : le32_to_cpup((__force __le32 *)x);
687 static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
689 return cpu_to_le32(x);
693 static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
695 return le32_to_cpu(x);
698 static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
700 return le32_to_cpup(x);
705 /*-------------------------------------------------------------------------*/
708 #define STUB_DEBUG_FILES
711 /*-------------------------------------------------------------------------*/
713 #endif /* __LINUX_EHCI_HCD_H */