2 * Copyright (c) 2004 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Cisco Systems. All rights reserved.
4 * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
5 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
35 * $Id: mthca_qp.c 1355 2004-12-17 15:23:43Z roland $
38 #include <linux/string.h>
39 #include <linux/slab.h>
40 #include <linux/sched.h>
44 #include <rdma/ib_verbs.h>
45 #include <rdma/ib_cache.h>
46 #include <rdma/ib_pack.h>
48 #include "mthca_dev.h"
49 #include "mthca_cmd.h"
50 #include "mthca_memfree.h"
51 #include "mthca_wqe.h"
54 MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
55 MTHCA_ACK_REQ_FREQ = 10,
56 MTHCA_FLIGHT_LIMIT = 9,
57 MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
58 MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
59 MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
63 MTHCA_QP_STATE_RST = 0,
64 MTHCA_QP_STATE_INIT = 1,
65 MTHCA_QP_STATE_RTR = 2,
66 MTHCA_QP_STATE_RTS = 3,
67 MTHCA_QP_STATE_SQE = 4,
68 MTHCA_QP_STATE_SQD = 5,
69 MTHCA_QP_STATE_ERR = 6,
70 MTHCA_QP_STATE_DRAINING = 7
82 MTHCA_QP_PM_MIGRATED = 0x3,
83 MTHCA_QP_PM_ARMED = 0x0,
84 MTHCA_QP_PM_REARM = 0x1
88 /* qp_context flags */
89 MTHCA_QP_BIT_DE = 1 << 8,
91 MTHCA_QP_BIT_SRE = 1 << 15,
92 MTHCA_QP_BIT_SWE = 1 << 14,
93 MTHCA_QP_BIT_SAE = 1 << 13,
94 MTHCA_QP_BIT_SIC = 1 << 4,
95 MTHCA_QP_BIT_SSC = 1 << 3,
97 MTHCA_QP_BIT_RRE = 1 << 15,
98 MTHCA_QP_BIT_RWE = 1 << 14,
99 MTHCA_QP_BIT_RAE = 1 << 13,
100 MTHCA_QP_BIT_RIC = 1 << 4,
101 MTHCA_QP_BIT_RSC = 1 << 3
105 MTHCA_SEND_DOORBELL_FENCE = 1 << 5
108 struct mthca_qp_path {
117 __be32 sl_tclass_flowlabel;
119 } __attribute__((packed));
121 struct mthca_qp_context {
123 __be32 tavor_sched_queue; /* Reserved on Arbel */
125 u8 rq_size_stride; /* Reserved on Tavor */
126 u8 sq_size_stride; /* Reserved on Tavor */
127 u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
132 struct mthca_qp_path pri_path;
133 struct mthca_qp_path alt_path;
140 __be32 next_send_psn;
142 __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
143 __be32 snd_db_index; /* (debugging only entries) */
144 __be32 last_acked_psn;
147 __be32 rnr_nextrecvpsn;
150 __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
151 __be32 rcv_db_index; /* (debugging only entries) */
155 __be16 rq_wqe_counter; /* reserved on Tavor */
156 __be16 sq_wqe_counter; /* reserved on Tavor */
158 } __attribute__((packed));
160 struct mthca_qp_param {
161 __be32 opt_param_mask;
163 struct mthca_qp_context context;
165 } __attribute__((packed));
168 MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
169 MTHCA_QP_OPTPAR_RRE = 1 << 1,
170 MTHCA_QP_OPTPAR_RAE = 1 << 2,
171 MTHCA_QP_OPTPAR_RWE = 1 << 3,
172 MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
173 MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
174 MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
175 MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
176 MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
177 MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
178 MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
179 MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
180 MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
181 MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
182 MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
183 MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
184 MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
187 static const u8 mthca_opcode[] = {
188 [IB_WR_SEND] = MTHCA_OPCODE_SEND,
189 [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
190 [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
191 [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
192 [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
193 [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
194 [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
197 static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
199 return qp->qpn >= dev->qp_table.sqp_start &&
200 qp->qpn <= dev->qp_table.sqp_start + 3;
203 static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
205 return qp->qpn >= dev->qp_table.sqp_start &&
206 qp->qpn <= dev->qp_table.sqp_start + 1;
209 static void *get_recv_wqe(struct mthca_qp *qp, int n)
212 return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
214 return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
215 ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
218 static void *get_send_wqe(struct mthca_qp *qp, int n)
221 return qp->queue.direct.buf + qp->send_wqe_offset +
222 (n << qp->sq.wqe_shift);
224 return qp->queue.page_list[(qp->send_wqe_offset +
225 (n << qp->sq.wqe_shift)) >>
227 ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
231 static void mthca_wq_reset(struct mthca_wq *wq)
234 wq->last_comp = wq->max - 1;
239 void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
240 enum ib_event_type event_type)
243 struct ib_event event;
245 spin_lock(&dev->qp_table.lock);
246 qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
249 spin_unlock(&dev->qp_table.lock);
252 mthca_warn(dev, "Async event for bogus QP %08x\n", qpn);
256 if (event_type == IB_EVENT_PATH_MIG)
257 qp->port = qp->alt_port;
259 event.device = &dev->ib_dev;
260 event.event = event_type;
261 event.element.qp = &qp->ibqp;
262 if (qp->ibqp.event_handler)
263 qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
265 spin_lock(&dev->qp_table.lock);
268 spin_unlock(&dev->qp_table.lock);
271 static int to_mthca_state(enum ib_qp_state ib_state)
274 case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
275 case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
276 case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
277 case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
278 case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
279 case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
280 case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
285 enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
287 static int to_mthca_st(int transport)
290 case RC: return MTHCA_QP_ST_RC;
291 case UC: return MTHCA_QP_ST_UC;
292 case UD: return MTHCA_QP_ST_UD;
293 case RD: return MTHCA_QP_ST_RD;
294 case MLX: return MTHCA_QP_ST_MLX;
299 static void store_attrs(struct mthca_sqp *sqp, const struct ib_qp_attr *attr,
302 if (attr_mask & IB_QP_PKEY_INDEX)
303 sqp->pkey_index = attr->pkey_index;
304 if (attr_mask & IB_QP_QKEY)
305 sqp->qkey = attr->qkey;
306 if (attr_mask & IB_QP_SQ_PSN)
307 sqp->send_psn = attr->sq_psn;
310 static void init_port(struct mthca_dev *dev, int port)
314 struct mthca_init_ib_param param;
316 memset(¶m, 0, sizeof param);
318 param.port_width = dev->limits.port_width_cap;
319 param.vl_cap = dev->limits.vl_cap;
320 param.mtu_cap = dev->limits.mtu_cap;
321 param.gid_cap = dev->limits.gid_table_len;
322 param.pkey_cap = dev->limits.pkey_table_len;
324 err = mthca_INIT_IB(dev, ¶m, port, &status);
326 mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
328 mthca_warn(dev, "INIT_IB returned status %02x.\n", status);
331 static __be32 get_hw_access_flags(struct mthca_qp *qp, const struct ib_qp_attr *attr,
336 u32 hw_access_flags = 0;
338 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
339 dest_rd_atomic = attr->max_dest_rd_atomic;
341 dest_rd_atomic = qp->resp_depth;
343 if (attr_mask & IB_QP_ACCESS_FLAGS)
344 access_flags = attr->qp_access_flags;
346 access_flags = qp->atomic_rd_en;
349 access_flags &= IB_ACCESS_REMOTE_WRITE;
351 if (access_flags & IB_ACCESS_REMOTE_READ)
352 hw_access_flags |= MTHCA_QP_BIT_RRE;
353 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
354 hw_access_flags |= MTHCA_QP_BIT_RAE;
355 if (access_flags & IB_ACCESS_REMOTE_WRITE)
356 hw_access_flags |= MTHCA_QP_BIT_RWE;
358 return cpu_to_be32(hw_access_flags);
361 static inline enum ib_qp_state to_ib_qp_state(int mthca_state)
363 switch (mthca_state) {
364 case MTHCA_QP_STATE_RST: return IB_QPS_RESET;
365 case MTHCA_QP_STATE_INIT: return IB_QPS_INIT;
366 case MTHCA_QP_STATE_RTR: return IB_QPS_RTR;
367 case MTHCA_QP_STATE_RTS: return IB_QPS_RTS;
368 case MTHCA_QP_STATE_DRAINING:
369 case MTHCA_QP_STATE_SQD: return IB_QPS_SQD;
370 case MTHCA_QP_STATE_SQE: return IB_QPS_SQE;
371 case MTHCA_QP_STATE_ERR: return IB_QPS_ERR;
376 static inline enum ib_mig_state to_ib_mig_state(int mthca_mig_state)
378 switch (mthca_mig_state) {
379 case 0: return IB_MIG_ARMED;
380 case 1: return IB_MIG_REARM;
381 case 3: return IB_MIG_MIGRATED;
386 static int to_ib_qp_access_flags(int mthca_flags)
390 if (mthca_flags & MTHCA_QP_BIT_RRE)
391 ib_flags |= IB_ACCESS_REMOTE_READ;
392 if (mthca_flags & MTHCA_QP_BIT_RWE)
393 ib_flags |= IB_ACCESS_REMOTE_WRITE;
394 if (mthca_flags & MTHCA_QP_BIT_RAE)
395 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
400 static void to_ib_ah_attr(struct mthca_dev *dev, struct ib_ah_attr *ib_ah_attr,
401 struct mthca_qp_path *path)
403 memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
404 ib_ah_attr->port_num = (be32_to_cpu(path->port_pkey) >> 24) & 0x3;
406 if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->limits.num_ports)
409 ib_ah_attr->dlid = be16_to_cpu(path->rlid);
410 ib_ah_attr->sl = be32_to_cpu(path->sl_tclass_flowlabel) >> 28;
411 ib_ah_attr->src_path_bits = path->g_mylmc & 0x7f;
412 ib_ah_attr->static_rate = mthca_rate_to_ib(dev,
413 path->static_rate & 0xf,
414 ib_ah_attr->port_num);
415 ib_ah_attr->ah_flags = (path->g_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
416 if (ib_ah_attr->ah_flags) {
417 ib_ah_attr->grh.sgid_index = path->mgid_index & (dev->limits.gid_table_len - 1);
418 ib_ah_attr->grh.hop_limit = path->hop_limit;
419 ib_ah_attr->grh.traffic_class =
420 (be32_to_cpu(path->sl_tclass_flowlabel) >> 20) & 0xff;
421 ib_ah_attr->grh.flow_label =
422 be32_to_cpu(path->sl_tclass_flowlabel) & 0xfffff;
423 memcpy(ib_ah_attr->grh.dgid.raw,
424 path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
428 int mthca_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
429 struct ib_qp_init_attr *qp_init_attr)
431 struct mthca_dev *dev = to_mdev(ibqp->device);
432 struct mthca_qp *qp = to_mqp(ibqp);
434 struct mthca_mailbox *mailbox = NULL;
435 struct mthca_qp_param *qp_param;
436 struct mthca_qp_context *context;
440 mutex_lock(&qp->mutex);
442 if (qp->state == IB_QPS_RESET) {
443 qp_attr->qp_state = IB_QPS_RESET;
447 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
448 if (IS_ERR(mailbox)) {
449 err = PTR_ERR(mailbox);
453 err = mthca_QUERY_QP(dev, qp->qpn, 0, mailbox, &status);
457 mthca_warn(dev, "QUERY_QP returned status %02x\n", status);
462 qp_param = mailbox->buf;
463 context = &qp_param->context;
464 mthca_state = be32_to_cpu(context->flags) >> 28;
466 qp->state = to_ib_qp_state(mthca_state);
467 qp_attr->qp_state = qp->state;
468 qp_attr->path_mtu = context->mtu_msgmax >> 5;
469 qp_attr->path_mig_state =
470 to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
471 qp_attr->qkey = be32_to_cpu(context->qkey);
472 qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
473 qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
474 qp_attr->dest_qp_num = be32_to_cpu(context->remote_qpn) & 0xffffff;
475 qp_attr->qp_access_flags =
476 to_ib_qp_access_flags(be32_to_cpu(context->params2));
478 if (qp->transport == RC || qp->transport == UC) {
479 to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
480 to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
481 qp_attr->alt_pkey_index =
482 be32_to_cpu(context->alt_path.port_pkey) & 0x7f;
483 qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
486 qp_attr->pkey_index = be32_to_cpu(context->pri_path.port_pkey) & 0x7f;
488 (be32_to_cpu(context->pri_path.port_pkey) >> 24) & 0x3;
490 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
491 qp_attr->sq_draining = mthca_state == MTHCA_QP_STATE_DRAINING;
493 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
495 qp_attr->max_dest_rd_atomic =
496 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
497 qp_attr->min_rnr_timer =
498 (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
499 qp_attr->timeout = context->pri_path.ackto >> 3;
500 qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
501 qp_attr->rnr_retry = context->pri_path.rnr_retry >> 5;
502 qp_attr->alt_timeout = context->alt_path.ackto >> 3;
505 qp_attr->cur_qp_state = qp_attr->qp_state;
506 qp_attr->cap.max_send_wr = qp->sq.max;
507 qp_attr->cap.max_recv_wr = qp->rq.max;
508 qp_attr->cap.max_send_sge = qp->sq.max_gs;
509 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
510 qp_attr->cap.max_inline_data = qp->max_inline_data;
512 qp_init_attr->cap = qp_attr->cap;
515 mthca_free_mailbox(dev, mailbox);
518 mutex_unlock(&qp->mutex);
522 static int mthca_path_set(struct mthca_dev *dev, const struct ib_ah_attr *ah,
523 struct mthca_qp_path *path, u8 port)
525 path->g_mylmc = ah->src_path_bits & 0x7f;
526 path->rlid = cpu_to_be16(ah->dlid);
527 path->static_rate = mthca_get_rate(dev, ah->static_rate, port);
529 if (ah->ah_flags & IB_AH_GRH) {
530 if (ah->grh.sgid_index >= dev->limits.gid_table_len) {
531 mthca_dbg(dev, "sgid_index (%u) too large. max is %d\n",
532 ah->grh.sgid_index, dev->limits.gid_table_len-1);
536 path->g_mylmc |= 1 << 7;
537 path->mgid_index = ah->grh.sgid_index;
538 path->hop_limit = ah->grh.hop_limit;
539 path->sl_tclass_flowlabel =
540 cpu_to_be32((ah->sl << 28) |
541 (ah->grh.traffic_class << 20) |
542 (ah->grh.flow_label));
543 memcpy(path->rgid, ah->grh.dgid.raw, 16);
545 path->sl_tclass_flowlabel = cpu_to_be32(ah->sl << 28);
550 static int __mthca_modify_qp(struct ib_qp *ibqp,
551 const struct ib_qp_attr *attr, int attr_mask,
552 enum ib_qp_state cur_state, enum ib_qp_state new_state)
554 struct mthca_dev *dev = to_mdev(ibqp->device);
555 struct mthca_qp *qp = to_mqp(ibqp);
556 struct mthca_mailbox *mailbox;
557 struct mthca_qp_param *qp_param;
558 struct mthca_qp_context *qp_context;
563 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
564 if (IS_ERR(mailbox)) {
565 err = PTR_ERR(mailbox);
568 qp_param = mailbox->buf;
569 qp_context = &qp_param->context;
570 memset(qp_param, 0, sizeof *qp_param);
572 qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
573 (to_mthca_st(qp->transport) << 16));
574 qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
575 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
576 qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
578 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
579 switch (attr->path_mig_state) {
580 case IB_MIG_MIGRATED:
581 qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
584 qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
587 qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
592 /* leave tavor_sched_queue as 0 */
594 if (qp->transport == MLX || qp->transport == UD)
595 qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
596 else if (attr_mask & IB_QP_PATH_MTU) {
597 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_2048) {
598 mthca_dbg(dev, "path MTU (%u) is invalid\n",
602 qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
605 if (mthca_is_memfree(dev)) {
607 qp_context->rq_size_stride = ilog2(qp->rq.max) << 3;
608 qp_context->rq_size_stride |= qp->rq.wqe_shift - 4;
611 qp_context->sq_size_stride = ilog2(qp->sq.max) << 3;
612 qp_context->sq_size_stride |= qp->sq.wqe_shift - 4;
615 /* leave arbel_sched_queue as 0 */
617 if (qp->ibqp.uobject)
618 qp_context->usr_page =
619 cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
621 qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
622 qp_context->local_qpn = cpu_to_be32(qp->qpn);
623 if (attr_mask & IB_QP_DEST_QPN) {
624 qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
627 if (qp->transport == MLX)
628 qp_context->pri_path.port_pkey |=
629 cpu_to_be32(qp->port << 24);
631 if (attr_mask & IB_QP_PORT) {
632 qp_context->pri_path.port_pkey |=
633 cpu_to_be32(attr->port_num << 24);
634 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
638 if (attr_mask & IB_QP_PKEY_INDEX) {
639 qp_context->pri_path.port_pkey |=
640 cpu_to_be32(attr->pkey_index);
641 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
644 if (attr_mask & IB_QP_RNR_RETRY) {
645 qp_context->alt_path.rnr_retry = qp_context->pri_path.rnr_retry =
646 attr->rnr_retry << 5;
647 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY |
648 MTHCA_QP_OPTPAR_ALT_RNR_RETRY);
651 if (attr_mask & IB_QP_AV) {
652 if (mthca_path_set(dev, &attr->ah_attr, &qp_context->pri_path,
653 attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
656 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
659 if (ibqp->qp_type == IB_QPT_RC &&
660 cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
661 u8 sched_queue = ibqp->uobject ? 0x2 : 0x1;
663 if (mthca_is_memfree(dev))
664 qp_context->rlkey_arbel_sched_queue |= sched_queue;
666 qp_context->tavor_sched_queue |= cpu_to_be32(sched_queue);
668 qp_param->opt_param_mask |=
669 cpu_to_be32(MTHCA_QP_OPTPAR_SCHED_QUEUE);
672 if (attr_mask & IB_QP_TIMEOUT) {
673 qp_context->pri_path.ackto = attr->timeout << 3;
674 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
677 if (attr_mask & IB_QP_ALT_PATH) {
678 if (attr->alt_pkey_index >= dev->limits.pkey_table_len) {
679 mthca_dbg(dev, "Alternate P_Key index (%u) too large. max is %d\n",
680 attr->alt_pkey_index, dev->limits.pkey_table_len-1);
684 if (attr->alt_port_num == 0 || attr->alt_port_num > dev->limits.num_ports) {
685 mthca_dbg(dev, "Alternate port number (%u) is invalid\n",
690 if (mthca_path_set(dev, &attr->alt_ah_attr, &qp_context->alt_path,
691 attr->alt_ah_attr.port_num))
694 qp_context->alt_path.port_pkey |= cpu_to_be32(attr->alt_pkey_index |
695 attr->alt_port_num << 24);
696 qp_context->alt_path.ackto = attr->alt_timeout << 3;
697 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ALT_ADDR_PATH);
701 qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
702 /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
703 qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
704 qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
705 (MTHCA_FLIGHT_LIMIT << 24) |
707 if (qp->sq_policy == IB_SIGNAL_ALL_WR)
708 qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
709 if (attr_mask & IB_QP_RETRY_CNT) {
710 qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
711 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
714 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
715 if (attr->max_rd_atomic) {
716 qp_context->params1 |=
717 cpu_to_be32(MTHCA_QP_BIT_SRE |
719 qp_context->params1 |=
720 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
722 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
725 if (attr_mask & IB_QP_SQ_PSN)
726 qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
727 qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
729 if (mthca_is_memfree(dev)) {
730 qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
731 qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
734 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
735 if (attr->max_dest_rd_atomic)
736 qp_context->params2 |=
737 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
739 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
742 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
743 qp_context->params2 |= get_hw_access_flags(qp, attr, attr_mask);
744 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
745 MTHCA_QP_OPTPAR_RRE |
746 MTHCA_QP_OPTPAR_RAE);
749 qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
752 qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RIC);
754 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
755 qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
756 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
758 if (attr_mask & IB_QP_RQ_PSN)
759 qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
761 qp_context->ra_buff_indx =
762 cpu_to_be32(dev->qp_table.rdb_base +
763 ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
764 dev->qp_table.rdb_shift));
766 qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
768 if (mthca_is_memfree(dev))
769 qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
771 if (attr_mask & IB_QP_QKEY) {
772 qp_context->qkey = cpu_to_be32(attr->qkey);
773 qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
777 qp_context->srqn = cpu_to_be32(1 << 24 |
778 to_msrq(ibqp->srq)->srqn);
780 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
781 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY &&
782 attr->en_sqd_async_notify)
785 err = mthca_MODIFY_QP(dev, cur_state, new_state, qp->qpn, 0,
786 mailbox, sqd_event, &status);
790 mthca_warn(dev, "modify QP %d->%d returned status %02x.\n",
791 cur_state, new_state, status);
796 qp->state = new_state;
797 if (attr_mask & IB_QP_ACCESS_FLAGS)
798 qp->atomic_rd_en = attr->qp_access_flags;
799 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
800 qp->resp_depth = attr->max_dest_rd_atomic;
801 if (attr_mask & IB_QP_PORT)
802 qp->port = attr->port_num;
803 if (attr_mask & IB_QP_ALT_PATH)
804 qp->alt_port = attr->alt_port_num;
807 store_attrs(to_msqp(qp), attr, attr_mask);
810 * If we moved QP0 to RTR, bring the IB link up; if we moved
811 * QP0 to RESET or ERROR, bring the link back down.
813 if (is_qp0(dev, qp)) {
814 if (cur_state != IB_QPS_RTR &&
815 new_state == IB_QPS_RTR)
816 init_port(dev, qp->port);
818 if (cur_state != IB_QPS_RESET &&
819 cur_state != IB_QPS_ERR &&
820 (new_state == IB_QPS_RESET ||
821 new_state == IB_QPS_ERR))
822 mthca_CLOSE_IB(dev, qp->port, &status);
826 * If we moved a kernel QP to RESET, clean up all old CQ
827 * entries and reinitialize the QP.
829 if (new_state == IB_QPS_RESET && !qp->ibqp.uobject) {
830 mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq), qp->qpn,
831 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
832 if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
833 mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq), qp->qpn, NULL);
835 mthca_wq_reset(&qp->sq);
836 qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
838 mthca_wq_reset(&qp->rq);
839 qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
841 if (mthca_is_memfree(dev)) {
848 mthca_free_mailbox(dev, mailbox);
853 static const struct ib_qp_attr dummy_init_attr = { .port_num = 1 };
854 static const int dummy_init_attr_mask[] = {
855 [IB_QPT_UD] = (IB_QP_PKEY_INDEX |
858 [IB_QPT_UC] = (IB_QP_PKEY_INDEX |
861 [IB_QPT_RC] = (IB_QP_PKEY_INDEX |
864 [IB_QPT_SMI] = (IB_QP_PKEY_INDEX |
866 [IB_QPT_GSI] = (IB_QP_PKEY_INDEX |
870 int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
871 struct ib_udata *udata)
873 struct mthca_dev *dev = to_mdev(ibqp->device);
874 struct mthca_qp *qp = to_mqp(ibqp);
875 enum ib_qp_state cur_state, new_state;
878 mutex_lock(&qp->mutex);
879 if (attr_mask & IB_QP_CUR_STATE) {
880 cur_state = attr->cur_qp_state;
882 spin_lock_irq(&qp->sq.lock);
883 spin_lock(&qp->rq.lock);
884 cur_state = qp->state;
885 spin_unlock(&qp->rq.lock);
886 spin_unlock_irq(&qp->sq.lock);
889 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
891 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask)) {
892 mthca_dbg(dev, "Bad QP transition (transport %d) "
893 "%d->%d with attr 0x%08x\n",
894 qp->transport, cur_state, new_state,
899 if ((attr_mask & IB_QP_PKEY_INDEX) &&
900 attr->pkey_index >= dev->limits.pkey_table_len) {
901 mthca_dbg(dev, "P_Key index (%u) too large. max is %d\n",
902 attr->pkey_index, dev->limits.pkey_table_len-1);
906 if ((attr_mask & IB_QP_PORT) &&
907 (attr->port_num == 0 || attr->port_num > dev->limits.num_ports)) {
908 mthca_dbg(dev, "Port number (%u) is invalid\n", attr->port_num);
912 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
913 attr->max_rd_atomic > dev->limits.max_qp_init_rdma) {
914 mthca_dbg(dev, "Max rdma_atomic as initiator %u too large (max is %d)\n",
915 attr->max_rd_atomic, dev->limits.max_qp_init_rdma);
919 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
920 attr->max_dest_rd_atomic > 1 << dev->qp_table.rdb_shift) {
921 mthca_dbg(dev, "Max rdma_atomic as responder %u too large (max %d)\n",
922 attr->max_dest_rd_atomic, 1 << dev->qp_table.rdb_shift);
926 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
931 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_ERR) {
932 err = __mthca_modify_qp(ibqp, &dummy_init_attr,
933 dummy_init_attr_mask[ibqp->qp_type],
934 IB_QPS_RESET, IB_QPS_INIT);
937 cur_state = IB_QPS_INIT;
940 err = __mthca_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
943 mutex_unlock(&qp->mutex);
947 static int mthca_max_data_size(struct mthca_dev *dev, struct mthca_qp *qp, int desc_sz)
950 * Calculate the maximum size of WQE s/g segments, excluding
951 * the next segment and other non-data segments.
953 int max_data_size = desc_sz - sizeof (struct mthca_next_seg);
955 switch (qp->transport) {
957 max_data_size -= 2 * sizeof (struct mthca_data_seg);
961 if (mthca_is_memfree(dev))
962 max_data_size -= sizeof (struct mthca_arbel_ud_seg);
964 max_data_size -= sizeof (struct mthca_tavor_ud_seg);
968 max_data_size -= sizeof (struct mthca_raddr_seg);
972 return max_data_size;
975 static inline int mthca_max_inline_data(struct mthca_pd *pd, int max_data_size)
977 /* We don't support inline data for kernel QPs (yet). */
978 return pd->ibpd.uobject ? max_data_size - MTHCA_INLINE_HEADER_SIZE : 0;
981 static void mthca_adjust_qp_caps(struct mthca_dev *dev,
985 int max_data_size = mthca_max_data_size(dev, qp,
986 min(dev->limits.max_desc_sz,
987 1 << qp->sq.wqe_shift));
989 qp->max_inline_data = mthca_max_inline_data(pd, max_data_size);
991 qp->sq.max_gs = min_t(int, dev->limits.max_sg,
992 max_data_size / sizeof (struct mthca_data_seg));
993 qp->rq.max_gs = min_t(int, dev->limits.max_sg,
994 (min(dev->limits.max_desc_sz, 1 << qp->rq.wqe_shift) -
995 sizeof (struct mthca_next_seg)) /
996 sizeof (struct mthca_data_seg));
1000 * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
1001 * rq.max_gs and sq.max_gs must all be assigned.
1002 * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
1003 * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
1006 static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
1007 struct mthca_pd *pd,
1008 struct mthca_qp *qp)
1013 size = sizeof (struct mthca_next_seg) +
1014 qp->rq.max_gs * sizeof (struct mthca_data_seg);
1016 if (size > dev->limits.max_desc_sz)
1019 for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
1023 size = qp->sq.max_gs * sizeof (struct mthca_data_seg);
1024 switch (qp->transport) {
1026 size += 2 * sizeof (struct mthca_data_seg);
1030 size += mthca_is_memfree(dev) ?
1031 sizeof (struct mthca_arbel_ud_seg) :
1032 sizeof (struct mthca_tavor_ud_seg);
1036 size += sizeof (struct mthca_raddr_seg);
1040 size += sizeof (struct mthca_raddr_seg);
1042 * An atomic op will require an atomic segment, a
1043 * remote address segment and one scatter entry.
1045 size = max_t(int, size,
1046 sizeof (struct mthca_atomic_seg) +
1047 sizeof (struct mthca_raddr_seg) +
1048 sizeof (struct mthca_data_seg));
1055 /* Make sure that we have enough space for a bind request */
1056 size = max_t(int, size, sizeof (struct mthca_bind_seg));
1058 size += sizeof (struct mthca_next_seg);
1060 if (size > dev->limits.max_desc_sz)
1063 for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
1067 qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
1068 1 << qp->sq.wqe_shift);
1071 * If this is a userspace QP, we don't actually have to
1072 * allocate anything. All we need is to calculate the WQE
1073 * sizes and the send_wqe_offset, so we're done now.
1075 if (pd->ibpd.uobject)
1078 size = PAGE_ALIGN(qp->send_wqe_offset +
1079 (qp->sq.max << qp->sq.wqe_shift));
1081 qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
1086 err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
1087 &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
1098 static void mthca_free_wqe_buf(struct mthca_dev *dev,
1099 struct mthca_qp *qp)
1101 mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
1102 (qp->sq.max << qp->sq.wqe_shift)),
1103 &qp->queue, qp->is_direct, &qp->mr);
1107 static int mthca_map_memfree(struct mthca_dev *dev,
1108 struct mthca_qp *qp)
1112 if (mthca_is_memfree(dev)) {
1113 ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
1117 ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
1121 ret = mthca_table_get(dev, dev->qp_table.rdb_table,
1122 qp->qpn << dev->qp_table.rdb_shift);
1131 mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
1134 mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
1139 static void mthca_unmap_memfree(struct mthca_dev *dev,
1140 struct mthca_qp *qp)
1142 mthca_table_put(dev, dev->qp_table.rdb_table,
1143 qp->qpn << dev->qp_table.rdb_shift);
1144 mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
1145 mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
1148 static int mthca_alloc_memfree(struct mthca_dev *dev,
1149 struct mthca_qp *qp)
1151 if (mthca_is_memfree(dev)) {
1152 qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
1153 qp->qpn, &qp->rq.db);
1154 if (qp->rq.db_index < 0)
1157 qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
1158 qp->qpn, &qp->sq.db);
1159 if (qp->sq.db_index < 0) {
1160 mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
1168 static void mthca_free_memfree(struct mthca_dev *dev,
1169 struct mthca_qp *qp)
1171 if (mthca_is_memfree(dev)) {
1172 mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
1173 mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
1177 static int mthca_alloc_qp_common(struct mthca_dev *dev,
1178 struct mthca_pd *pd,
1179 struct mthca_cq *send_cq,
1180 struct mthca_cq *recv_cq,
1181 enum ib_sig_type send_policy,
1182 struct mthca_qp *qp)
1186 struct mthca_next_seg *next;
1189 init_waitqueue_head(&qp->wait);
1190 mutex_init(&qp->mutex);
1191 qp->state = IB_QPS_RESET;
1192 qp->atomic_rd_en = 0;
1194 qp->sq_policy = send_policy;
1195 mthca_wq_reset(&qp->sq);
1196 mthca_wq_reset(&qp->rq);
1198 spin_lock_init(&qp->sq.lock);
1199 spin_lock_init(&qp->rq.lock);
1201 ret = mthca_map_memfree(dev, qp);
1205 ret = mthca_alloc_wqe_buf(dev, pd, qp);
1207 mthca_unmap_memfree(dev, qp);
1211 mthca_adjust_qp_caps(dev, pd, qp);
1214 * If this is a userspace QP, we're done now. The doorbells
1215 * will be allocated and buffers will be initialized in
1218 if (pd->ibpd.uobject)
1221 ret = mthca_alloc_memfree(dev, qp);
1223 mthca_free_wqe_buf(dev, qp);
1224 mthca_unmap_memfree(dev, qp);
1228 if (mthca_is_memfree(dev)) {
1229 struct mthca_data_seg *scatter;
1230 int size = (sizeof (struct mthca_next_seg) +
1231 qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
1233 for (i = 0; i < qp->rq.max; ++i) {
1234 next = get_recv_wqe(qp, i);
1235 next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
1237 next->ee_nds = cpu_to_be32(size);
1239 for (scatter = (void *) (next + 1);
1240 (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
1242 scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
1245 for (i = 0; i < qp->sq.max; ++i) {
1246 next = get_send_wqe(qp, i);
1247 next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
1249 qp->send_wqe_offset);
1252 for (i = 0; i < qp->rq.max; ++i) {
1253 next = get_recv_wqe(qp, i);
1254 next->nda_op = htonl((((i + 1) % qp->rq.max) <<
1255 qp->rq.wqe_shift) | 1);
1260 qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
1261 qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
1266 static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
1267 struct mthca_pd *pd, struct mthca_qp *qp)
1269 int max_data_size = mthca_max_data_size(dev, qp, dev->limits.max_desc_sz);
1271 /* Sanity check QP size before proceeding */
1272 if (cap->max_send_wr > dev->limits.max_wqes ||
1273 cap->max_recv_wr > dev->limits.max_wqes ||
1274 cap->max_send_sge > dev->limits.max_sg ||
1275 cap->max_recv_sge > dev->limits.max_sg ||
1276 cap->max_inline_data > mthca_max_inline_data(pd, max_data_size))
1280 * For MLX transport we need 2 extra S/G entries:
1281 * one for the header and one for the checksum at the end
1283 if (qp->transport == MLX && cap->max_recv_sge + 2 > dev->limits.max_sg)
1286 if (mthca_is_memfree(dev)) {
1287 qp->rq.max = cap->max_recv_wr ?
1288 roundup_pow_of_two(cap->max_recv_wr) : 0;
1289 qp->sq.max = cap->max_send_wr ?
1290 roundup_pow_of_two(cap->max_send_wr) : 0;
1292 qp->rq.max = cap->max_recv_wr;
1293 qp->sq.max = cap->max_send_wr;
1296 qp->rq.max_gs = cap->max_recv_sge;
1297 qp->sq.max_gs = max_t(int, cap->max_send_sge,
1298 ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
1299 MTHCA_INLINE_CHUNK_SIZE) /
1300 sizeof (struct mthca_data_seg));
1305 int mthca_alloc_qp(struct mthca_dev *dev,
1306 struct mthca_pd *pd,
1307 struct mthca_cq *send_cq,
1308 struct mthca_cq *recv_cq,
1309 enum ib_qp_type type,
1310 enum ib_sig_type send_policy,
1311 struct ib_qp_cap *cap,
1312 struct mthca_qp *qp)
1317 case IB_QPT_RC: qp->transport = RC; break;
1318 case IB_QPT_UC: qp->transport = UC; break;
1319 case IB_QPT_UD: qp->transport = UD; break;
1320 default: return -EINVAL;
1323 err = mthca_set_qp_size(dev, cap, pd, qp);
1327 qp->qpn = mthca_alloc(&dev->qp_table.alloc);
1331 /* initialize port to zero for error-catching. */
1334 err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
1337 mthca_free(&dev->qp_table.alloc, qp->qpn);
1341 spin_lock_irq(&dev->qp_table.lock);
1342 mthca_array_set(&dev->qp_table.qp,
1343 qp->qpn & (dev->limits.num_qps - 1), qp);
1344 spin_unlock_irq(&dev->qp_table.lock);
1349 static void mthca_lock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
1351 if (send_cq == recv_cq)
1352 spin_lock_irq(&send_cq->lock);
1353 else if (send_cq->cqn < recv_cq->cqn) {
1354 spin_lock_irq(&send_cq->lock);
1355 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
1357 spin_lock_irq(&recv_cq->lock);
1358 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
1362 static void mthca_unlock_cqs(struct mthca_cq *send_cq, struct mthca_cq *recv_cq)
1364 if (send_cq == recv_cq)
1365 spin_unlock_irq(&send_cq->lock);
1366 else if (send_cq->cqn < recv_cq->cqn) {
1367 spin_unlock(&recv_cq->lock);
1368 spin_unlock_irq(&send_cq->lock);
1370 spin_unlock(&send_cq->lock);
1371 spin_unlock_irq(&recv_cq->lock);
1375 int mthca_alloc_sqp(struct mthca_dev *dev,
1376 struct mthca_pd *pd,
1377 struct mthca_cq *send_cq,
1378 struct mthca_cq *recv_cq,
1379 enum ib_sig_type send_policy,
1380 struct ib_qp_cap *cap,
1383 struct mthca_sqp *sqp)
1385 u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
1388 sqp->qp.transport = MLX;
1389 err = mthca_set_qp_size(dev, cap, pd, &sqp->qp);
1393 sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
1394 sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
1395 &sqp->header_dma, GFP_KERNEL);
1396 if (!sqp->header_buf)
1399 spin_lock_irq(&dev->qp_table.lock);
1400 if (mthca_array_get(&dev->qp_table.qp, mqpn))
1403 mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
1404 spin_unlock_irq(&dev->qp_table.lock);
1409 sqp->qp.port = port;
1411 sqp->qp.transport = MLX;
1413 err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
1414 send_policy, &sqp->qp);
1418 atomic_inc(&pd->sqp_count);
1424 * Lock CQs here, so that CQ polling code can do QP lookup
1425 * without taking a lock.
1427 mthca_lock_cqs(send_cq, recv_cq);
1429 spin_lock(&dev->qp_table.lock);
1430 mthca_array_clear(&dev->qp_table.qp, mqpn);
1431 spin_unlock(&dev->qp_table.lock);
1433 mthca_unlock_cqs(send_cq, recv_cq);
1436 dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
1437 sqp->header_buf, sqp->header_dma);
1442 static inline int get_qp_refcount(struct mthca_dev *dev, struct mthca_qp *qp)
1446 spin_lock_irq(&dev->qp_table.lock);
1448 spin_unlock_irq(&dev->qp_table.lock);
1453 void mthca_free_qp(struct mthca_dev *dev,
1454 struct mthca_qp *qp)
1457 struct mthca_cq *send_cq;
1458 struct mthca_cq *recv_cq;
1460 send_cq = to_mcq(qp->ibqp.send_cq);
1461 recv_cq = to_mcq(qp->ibqp.recv_cq);
1464 * Lock CQs here, so that CQ polling code can do QP lookup
1465 * without taking a lock.
1467 mthca_lock_cqs(send_cq, recv_cq);
1469 spin_lock(&dev->qp_table.lock);
1470 mthca_array_clear(&dev->qp_table.qp,
1471 qp->qpn & (dev->limits.num_qps - 1));
1473 spin_unlock(&dev->qp_table.lock);
1475 mthca_unlock_cqs(send_cq, recv_cq);
1477 wait_event(qp->wait, !get_qp_refcount(dev, qp));
1479 if (qp->state != IB_QPS_RESET)
1480 mthca_MODIFY_QP(dev, qp->state, IB_QPS_RESET, qp->qpn, 0,
1484 * If this is a userspace QP, the buffers, MR, CQs and so on
1485 * will be cleaned up in userspace, so all we have to do is
1486 * unref the mem-free tables and free the QPN in our table.
1488 if (!qp->ibqp.uobject) {
1489 mthca_cq_clean(dev, recv_cq, qp->qpn,
1490 qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
1491 if (send_cq != recv_cq)
1492 mthca_cq_clean(dev, send_cq, qp->qpn, NULL);
1494 mthca_free_memfree(dev, qp);
1495 mthca_free_wqe_buf(dev, qp);
1498 mthca_unmap_memfree(dev, qp);
1500 if (is_sqp(dev, qp)) {
1501 atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
1502 dma_free_coherent(&dev->pdev->dev,
1503 to_msqp(qp)->header_buf_size,
1504 to_msqp(qp)->header_buf,
1505 to_msqp(qp)->header_dma);
1507 mthca_free(&dev->qp_table.alloc, qp->qpn);
1510 /* Create UD header for an MLX send and build a data segment for it */
1511 static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
1512 int ind, struct ib_send_wr *wr,
1513 struct mthca_mlx_seg *mlx,
1514 struct mthca_data_seg *data)
1520 ib_ud_header_init(256, /* assume a MAD */
1521 mthca_ah_grh_present(to_mah(wr->wr.ud.ah)),
1524 err = mthca_read_ah(dev, to_mah(wr->wr.ud.ah), &sqp->ud_header);
1527 mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
1528 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
1529 (sqp->ud_header.lrh.destination_lid ==
1530 IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
1531 (sqp->ud_header.lrh.service_level << 8));
1532 mlx->rlid = sqp->ud_header.lrh.destination_lid;
1535 switch (wr->opcode) {
1537 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
1538 sqp->ud_header.immediate_present = 0;
1540 case IB_WR_SEND_WITH_IMM:
1541 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
1542 sqp->ud_header.immediate_present = 1;
1543 sqp->ud_header.immediate_data = wr->ex.imm_data;
1549 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
1550 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
1551 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
1552 sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
1553 if (!sqp->qp.ibqp.qp_num)
1554 ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
1555 sqp->pkey_index, &pkey);
1557 ib_get_cached_pkey(&dev->ib_dev, sqp->qp.port,
1558 wr->wr.ud.pkey_index, &pkey);
1559 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
1560 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
1561 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
1562 sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
1563 sqp->qkey : wr->wr.ud.remote_qkey);
1564 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
1566 header_size = ib_ud_header_pack(&sqp->ud_header,
1568 ind * MTHCA_UD_HEADER_SIZE);
1570 data->byte_count = cpu_to_be32(header_size);
1571 data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
1572 data->addr = cpu_to_be64(sqp->header_dma +
1573 ind * MTHCA_UD_HEADER_SIZE);
1578 static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
1579 struct ib_cq *ib_cq)
1582 struct mthca_cq *cq;
1584 cur = wq->head - wq->tail;
1585 if (likely(cur + nreq < wq->max))
1589 spin_lock(&cq->lock);
1590 cur = wq->head - wq->tail;
1591 spin_unlock(&cq->lock);
1593 return cur + nreq >= wq->max;
1596 static __always_inline void set_raddr_seg(struct mthca_raddr_seg *rseg,
1597 u64 remote_addr, u32 rkey)
1599 rseg->raddr = cpu_to_be64(remote_addr);
1600 rseg->rkey = cpu_to_be32(rkey);
1604 static __always_inline void set_atomic_seg(struct mthca_atomic_seg *aseg,
1605 struct ib_send_wr *wr)
1607 if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
1608 aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
1609 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
1611 aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
1617 static void set_tavor_ud_seg(struct mthca_tavor_ud_seg *useg,
1618 struct ib_send_wr *wr)
1620 useg->lkey = cpu_to_be32(to_mah(wr->wr.ud.ah)->key);
1621 useg->av_addr = cpu_to_be64(to_mah(wr->wr.ud.ah)->avdma);
1622 useg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
1623 useg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
1627 static void set_arbel_ud_seg(struct mthca_arbel_ud_seg *useg,
1628 struct ib_send_wr *wr)
1630 memcpy(useg->av, to_mah(wr->wr.ud.ah)->av, MTHCA_AV_SIZE);
1631 useg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
1632 useg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
1635 int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
1636 struct ib_send_wr **bad_wr)
1638 struct mthca_dev *dev = to_mdev(ibqp->device);
1639 struct mthca_qp *qp = to_mqp(ibqp);
1642 unsigned long flags;
1648 * f0 and size0 are only used if nreq != 0, and they will
1649 * always be initialized the first time through the main loop
1650 * before nreq is incremented. So nreq cannot become non-zero
1651 * without initializing f0 and size0, and they are in fact
1652 * never used uninitialized.
1654 int uninitialized_var(size0);
1655 u32 uninitialized_var(f0);
1659 spin_lock_irqsave(&qp->sq.lock, flags);
1661 /* XXX check that state is OK to post send */
1663 ind = qp->sq.next_ind;
1665 for (nreq = 0; wr; ++nreq, wr = wr->next) {
1666 if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
1667 mthca_err(dev, "SQ %06x full (%u head, %u tail,"
1668 " %d max, %d nreq)\n", qp->qpn,
1669 qp->sq.head, qp->sq.tail,
1676 wqe = get_send_wqe(qp, ind);
1677 prev_wqe = qp->sq.last;
1680 ((struct mthca_next_seg *) wqe)->nda_op = 0;
1681 ((struct mthca_next_seg *) wqe)->ee_nds = 0;
1682 ((struct mthca_next_seg *) wqe)->flags =
1683 ((wr->send_flags & IB_SEND_SIGNALED) ?
1684 cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
1685 ((wr->send_flags & IB_SEND_SOLICITED) ?
1686 cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
1688 if (wr->opcode == IB_WR_SEND_WITH_IMM ||
1689 wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
1690 ((struct mthca_next_seg *) wqe)->imm = wr->ex.imm_data;
1692 wqe += sizeof (struct mthca_next_seg);
1693 size = sizeof (struct mthca_next_seg) / 16;
1695 switch (qp->transport) {
1697 switch (wr->opcode) {
1698 case IB_WR_ATOMIC_CMP_AND_SWP:
1699 case IB_WR_ATOMIC_FETCH_AND_ADD:
1700 set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
1701 wr->wr.atomic.rkey);
1702 wqe += sizeof (struct mthca_raddr_seg);
1704 set_atomic_seg(wqe, wr);
1705 wqe += sizeof (struct mthca_atomic_seg);
1706 size += (sizeof (struct mthca_raddr_seg) +
1707 sizeof (struct mthca_atomic_seg)) / 16;
1710 case IB_WR_RDMA_WRITE:
1711 case IB_WR_RDMA_WRITE_WITH_IMM:
1712 case IB_WR_RDMA_READ:
1713 set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
1715 wqe += sizeof (struct mthca_raddr_seg);
1716 size += sizeof (struct mthca_raddr_seg) / 16;
1720 /* No extra segments required for sends */
1727 switch (wr->opcode) {
1728 case IB_WR_RDMA_WRITE:
1729 case IB_WR_RDMA_WRITE_WITH_IMM:
1730 set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
1732 wqe += sizeof (struct mthca_raddr_seg);
1733 size += sizeof (struct mthca_raddr_seg) / 16;
1737 /* No extra segments required for sends */
1744 set_tavor_ud_seg(wqe, wr);
1745 wqe += sizeof (struct mthca_tavor_ud_seg);
1746 size += sizeof (struct mthca_tavor_ud_seg) / 16;
1750 err = build_mlx_header(dev, to_msqp(qp), ind, wr,
1751 wqe - sizeof (struct mthca_next_seg),
1757 wqe += sizeof (struct mthca_data_seg);
1758 size += sizeof (struct mthca_data_seg) / 16;
1762 if (wr->num_sge > qp->sq.max_gs) {
1763 mthca_err(dev, "too many gathers\n");
1769 for (i = 0; i < wr->num_sge; ++i) {
1770 mthca_set_data_seg(wqe, wr->sg_list + i);
1771 wqe += sizeof (struct mthca_data_seg);
1772 size += sizeof (struct mthca_data_seg) / 16;
1775 /* Add one more inline data segment for ICRC */
1776 if (qp->transport == MLX) {
1777 ((struct mthca_data_seg *) wqe)->byte_count =
1778 cpu_to_be32((1 << 31) | 4);
1779 ((u32 *) wqe)[1] = 0;
1780 wqe += sizeof (struct mthca_data_seg);
1781 size += sizeof (struct mthca_data_seg) / 16;
1784 qp->wrid[ind + qp->rq.max] = wr->wr_id;
1786 if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
1787 mthca_err(dev, "opcode invalid\n");
1793 ((struct mthca_next_seg *) prev_wqe)->nda_op =
1794 cpu_to_be32(((ind << qp->sq.wqe_shift) +
1795 qp->send_wqe_offset) |
1796 mthca_opcode[wr->opcode]);
1798 ((struct mthca_next_seg *) prev_wqe)->ee_nds =
1799 cpu_to_be32((nreq ? 0 : MTHCA_NEXT_DBD) | size |
1800 ((wr->send_flags & IB_SEND_FENCE) ?
1801 MTHCA_NEXT_FENCE : 0));
1805 op0 = mthca_opcode[wr->opcode];
1806 f0 = wr->send_flags & IB_SEND_FENCE ?
1807 MTHCA_SEND_DOORBELL_FENCE : 0;
1811 if (unlikely(ind >= qp->sq.max))
1819 mthca_write64(((qp->sq.next_ind << qp->sq.wqe_shift) +
1820 qp->send_wqe_offset) | f0 | op0,
1821 (qp->qpn << 8) | size0,
1822 dev->kar + MTHCA_SEND_DOORBELL,
1823 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
1825 * Make sure doorbells don't leak out of SQ spinlock
1826 * and reach the HCA out of order:
1831 qp->sq.next_ind = ind;
1832 qp->sq.head += nreq;
1834 spin_unlock_irqrestore(&qp->sq.lock, flags);
1838 int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
1839 struct ib_recv_wr **bad_wr)
1841 struct mthca_dev *dev = to_mdev(ibqp->device);
1842 struct mthca_qp *qp = to_mqp(ibqp);
1843 unsigned long flags;
1849 * size0 is only used if nreq != 0, and it will always be
1850 * initialized the first time through the main loop before
1851 * nreq is incremented. So nreq cannot become non-zero
1852 * without initializing size0, and it is in fact never used
1855 int uninitialized_var(size0);
1860 spin_lock_irqsave(&qp->rq.lock, flags);
1862 /* XXX check that state is OK to post receive */
1864 ind = qp->rq.next_ind;
1866 for (nreq = 0; wr; wr = wr->next) {
1867 if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
1868 mthca_err(dev, "RQ %06x full (%u head, %u tail,"
1869 " %d max, %d nreq)\n", qp->qpn,
1870 qp->rq.head, qp->rq.tail,
1877 wqe = get_recv_wqe(qp, ind);
1878 prev_wqe = qp->rq.last;
1881 ((struct mthca_next_seg *) wqe)->ee_nds =
1882 cpu_to_be32(MTHCA_NEXT_DBD);
1883 ((struct mthca_next_seg *) wqe)->flags = 0;
1885 wqe += sizeof (struct mthca_next_seg);
1886 size = sizeof (struct mthca_next_seg) / 16;
1888 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
1894 for (i = 0; i < wr->num_sge; ++i) {
1895 mthca_set_data_seg(wqe, wr->sg_list + i);
1896 wqe += sizeof (struct mthca_data_seg);
1897 size += sizeof (struct mthca_data_seg) / 16;
1900 qp->wrid[ind] = wr->wr_id;
1902 ((struct mthca_next_seg *) prev_wqe)->ee_nds =
1903 cpu_to_be32(MTHCA_NEXT_DBD | size);
1909 if (unlikely(ind >= qp->rq.max))
1913 if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
1918 mthca_write64((qp->rq.next_ind << qp->rq.wqe_shift) | size0,
1919 qp->qpn << 8, dev->kar + MTHCA_RECEIVE_DOORBELL,
1920 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
1922 qp->rq.next_ind = ind;
1923 qp->rq.head += MTHCA_TAVOR_MAX_WQES_PER_RECV_DB;
1931 mthca_write64((qp->rq.next_ind << qp->rq.wqe_shift) | size0,
1932 qp->qpn << 8 | nreq, dev->kar + MTHCA_RECEIVE_DOORBELL,
1933 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
1936 qp->rq.next_ind = ind;
1937 qp->rq.head += nreq;
1940 * Make sure doorbells don't leak out of RQ spinlock and reach
1941 * the HCA out of order:
1945 spin_unlock_irqrestore(&qp->rq.lock, flags);
1949 int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
1950 struct ib_send_wr **bad_wr)
1952 struct mthca_dev *dev = to_mdev(ibqp->device);
1953 struct mthca_qp *qp = to_mqp(ibqp);
1957 unsigned long flags;
1963 * f0 and size0 are only used if nreq != 0, and they will
1964 * always be initialized the first time through the main loop
1965 * before nreq is incremented. So nreq cannot become non-zero
1966 * without initializing f0 and size0, and they are in fact
1967 * never used uninitialized.
1969 int uninitialized_var(size0);
1970 u32 uninitialized_var(f0);
1974 spin_lock_irqsave(&qp->sq.lock, flags);
1976 /* XXX check that state is OK to post send */
1978 ind = qp->sq.head & (qp->sq.max - 1);
1980 for (nreq = 0; wr; ++nreq, wr = wr->next) {
1981 if (unlikely(nreq == MTHCA_ARBEL_MAX_WQES_PER_SEND_DB)) {
1984 dbhi = (MTHCA_ARBEL_MAX_WQES_PER_SEND_DB << 24) |
1985 ((qp->sq.head & 0xffff) << 8) | f0 | op0;
1987 qp->sq.head += MTHCA_ARBEL_MAX_WQES_PER_SEND_DB;
1990 * Make sure that descriptors are written before
1994 *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
1997 * Make sure doorbell record is written before we
1998 * write MMIO send doorbell.
2002 mthca_write64(dbhi, (qp->qpn << 8) | size0,
2003 dev->kar + MTHCA_SEND_DOORBELL,
2004 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
2007 if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
2008 mthca_err(dev, "SQ %06x full (%u head, %u tail,"
2009 " %d max, %d nreq)\n", qp->qpn,
2010 qp->sq.head, qp->sq.tail,
2017 wqe = get_send_wqe(qp, ind);
2018 prev_wqe = qp->sq.last;
2021 ((struct mthca_next_seg *) wqe)->flags =
2022 ((wr->send_flags & IB_SEND_SIGNALED) ?
2023 cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
2024 ((wr->send_flags & IB_SEND_SOLICITED) ?
2025 cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
2026 ((wr->send_flags & IB_SEND_IP_CSUM) ?
2027 cpu_to_be32(MTHCA_NEXT_IP_CSUM | MTHCA_NEXT_TCP_UDP_CSUM) : 0) |
2029 if (wr->opcode == IB_WR_SEND_WITH_IMM ||
2030 wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
2031 ((struct mthca_next_seg *) wqe)->imm = wr->ex.imm_data;
2033 wqe += sizeof (struct mthca_next_seg);
2034 size = sizeof (struct mthca_next_seg) / 16;
2036 switch (qp->transport) {
2038 switch (wr->opcode) {
2039 case IB_WR_ATOMIC_CMP_AND_SWP:
2040 case IB_WR_ATOMIC_FETCH_AND_ADD:
2041 set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
2042 wr->wr.atomic.rkey);
2043 wqe += sizeof (struct mthca_raddr_seg);
2045 set_atomic_seg(wqe, wr);
2046 wqe += sizeof (struct mthca_atomic_seg);
2047 size += (sizeof (struct mthca_raddr_seg) +
2048 sizeof (struct mthca_atomic_seg)) / 16;
2051 case IB_WR_RDMA_READ:
2052 case IB_WR_RDMA_WRITE:
2053 case IB_WR_RDMA_WRITE_WITH_IMM:
2054 set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
2056 wqe += sizeof (struct mthca_raddr_seg);
2057 size += sizeof (struct mthca_raddr_seg) / 16;
2061 /* No extra segments required for sends */
2068 switch (wr->opcode) {
2069 case IB_WR_RDMA_WRITE:
2070 case IB_WR_RDMA_WRITE_WITH_IMM:
2071 set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
2073 wqe += sizeof (struct mthca_raddr_seg);
2074 size += sizeof (struct mthca_raddr_seg) / 16;
2078 /* No extra segments required for sends */
2085 set_arbel_ud_seg(wqe, wr);
2086 wqe += sizeof (struct mthca_arbel_ud_seg);
2087 size += sizeof (struct mthca_arbel_ud_seg) / 16;
2091 err = build_mlx_header(dev, to_msqp(qp), ind, wr,
2092 wqe - sizeof (struct mthca_next_seg),
2098 wqe += sizeof (struct mthca_data_seg);
2099 size += sizeof (struct mthca_data_seg) / 16;
2103 if (wr->num_sge > qp->sq.max_gs) {
2104 mthca_err(dev, "too many gathers\n");
2110 for (i = 0; i < wr->num_sge; ++i) {
2111 mthca_set_data_seg(wqe, wr->sg_list + i);
2112 wqe += sizeof (struct mthca_data_seg);
2113 size += sizeof (struct mthca_data_seg) / 16;
2116 /* Add one more inline data segment for ICRC */
2117 if (qp->transport == MLX) {
2118 ((struct mthca_data_seg *) wqe)->byte_count =
2119 cpu_to_be32((1 << 31) | 4);
2120 ((u32 *) wqe)[1] = 0;
2121 wqe += sizeof (struct mthca_data_seg);
2122 size += sizeof (struct mthca_data_seg) / 16;
2125 qp->wrid[ind + qp->rq.max] = wr->wr_id;
2127 if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
2128 mthca_err(dev, "opcode invalid\n");
2134 ((struct mthca_next_seg *) prev_wqe)->nda_op =
2135 cpu_to_be32(((ind << qp->sq.wqe_shift) +
2136 qp->send_wqe_offset) |
2137 mthca_opcode[wr->opcode]);
2139 ((struct mthca_next_seg *) prev_wqe)->ee_nds =
2140 cpu_to_be32(MTHCA_NEXT_DBD | size |
2141 ((wr->send_flags & IB_SEND_FENCE) ?
2142 MTHCA_NEXT_FENCE : 0));
2146 op0 = mthca_opcode[wr->opcode];
2147 f0 = wr->send_flags & IB_SEND_FENCE ?
2148 MTHCA_SEND_DOORBELL_FENCE : 0;
2152 if (unlikely(ind >= qp->sq.max))
2158 dbhi = (nreq << 24) | ((qp->sq.head & 0xffff) << 8) | f0 | op0;
2160 qp->sq.head += nreq;
2163 * Make sure that descriptors are written before
2167 *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
2170 * Make sure doorbell record is written before we
2171 * write MMIO send doorbell.
2175 mthca_write64(dbhi, (qp->qpn << 8) | size0, dev->kar + MTHCA_SEND_DOORBELL,
2176 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
2180 * Make sure doorbells don't leak out of SQ spinlock and reach
2181 * the HCA out of order:
2185 spin_unlock_irqrestore(&qp->sq.lock, flags);
2189 int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
2190 struct ib_recv_wr **bad_wr)
2192 struct mthca_dev *dev = to_mdev(ibqp->device);
2193 struct mthca_qp *qp = to_mqp(ibqp);
2194 unsigned long flags;
2201 spin_lock_irqsave(&qp->rq.lock, flags);
2203 /* XXX check that state is OK to post receive */
2205 ind = qp->rq.head & (qp->rq.max - 1);
2207 for (nreq = 0; wr; ++nreq, wr = wr->next) {
2208 if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
2209 mthca_err(dev, "RQ %06x full (%u head, %u tail,"
2210 " %d max, %d nreq)\n", qp->qpn,
2211 qp->rq.head, qp->rq.tail,
2218 wqe = get_recv_wqe(qp, ind);
2220 ((struct mthca_next_seg *) wqe)->flags = 0;
2222 wqe += sizeof (struct mthca_next_seg);
2224 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
2230 for (i = 0; i < wr->num_sge; ++i) {
2231 mthca_set_data_seg(wqe, wr->sg_list + i);
2232 wqe += sizeof (struct mthca_data_seg);
2235 if (i < qp->rq.max_gs)
2236 mthca_set_data_seg_inval(wqe);
2238 qp->wrid[ind] = wr->wr_id;
2241 if (unlikely(ind >= qp->rq.max))
2246 qp->rq.head += nreq;
2249 * Make sure that descriptors are written before
2253 *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
2256 spin_unlock_irqrestore(&qp->rq.lock, flags);
2260 void mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
2261 int index, int *dbd, __be32 *new_wqe)
2263 struct mthca_next_seg *next;
2266 * For SRQs, all receive WQEs generate a CQE, so we're always
2267 * at the end of the doorbell chain.
2269 if (qp->ibqp.srq && !is_send) {
2275 next = get_send_wqe(qp, index);
2277 next = get_recv_wqe(qp, index);
2279 *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
2280 if (next->ee_nds & cpu_to_be32(0x3f))
2281 *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
2282 (next->ee_nds & cpu_to_be32(0x3f));
2287 int mthca_init_qp_table(struct mthca_dev *dev)
2293 spin_lock_init(&dev->qp_table.lock);
2296 * We reserve 2 extra QPs per port for the special QPs. The
2297 * special QP for port 1 has to be even, so round up.
2299 dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
2300 err = mthca_alloc_init(&dev->qp_table.alloc,
2301 dev->limits.num_qps,
2303 dev->qp_table.sqp_start +
2304 MTHCA_MAX_PORTS * 2);
2308 err = mthca_array_init(&dev->qp_table.qp,
2309 dev->limits.num_qps);
2311 mthca_alloc_cleanup(&dev->qp_table.alloc);
2315 for (i = 0; i < 2; ++i) {
2316 err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
2317 dev->qp_table.sqp_start + i * 2,
2322 mthca_warn(dev, "CONF_SPECIAL_QP returned "
2323 "status %02x, aborting.\n",
2332 for (i = 0; i < 2; ++i)
2333 mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
2335 mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
2336 mthca_alloc_cleanup(&dev->qp_table.alloc);
2341 void mthca_cleanup_qp_table(struct mthca_dev *dev)
2346 for (i = 0; i < 2; ++i)
2347 mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
2349 mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
2350 mthca_alloc_cleanup(&dev->qp_table.alloc);