1 /* $Id: head.S,v 1.7 2003/09/01 17:58:19 lethal Exp $
3 * arch/sh/kernel/head.S
5 * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file "COPYING" in the main directory of this archive
11 * Head.S contains the SH exception handlers and startup code.
13 #include <linux/linkage.h>
14 #include <asm/thread_info.h>
16 #ifdef CONFIG_CPU_SH4A
19 #define PREFI(label, reg) \
24 #define PREFI(label, reg)
27 .section .empty_zero_page, "aw"
28 ENTRY(empty_zero_page)
29 .long 1 /* MOUNT_ROOT_RDONLY */
30 .long 0 /* RAMDISK_FLAGS */
31 .long 0x0200 /* ORIG_ROOT_DEV */
32 .long 1 /* LOADER_TYPE */
33 .long 0x00360000 /* INITRD_START */
34 .long 0x000a0000 /* INITRD_SIZE */
36 .balign PAGE_SIZE,0,PAGE_SIZE
40 * Condition at the entry of _stext:
42 * BSC has already been initialized.
43 * INTC may or may not be initialized.
44 * VBR may or may not be initialized.
45 * MMU may or may not be initialized.
46 * Cache may or may not be initialized.
47 * Hardware (including on-chip modules) may or may not be initialized.
51 ! Initialize Status Register
52 mov.l 1f, r0 ! MD=1, RB=0, BL=0, IMASK=0xF
54 ! Initialize global interrupt mask
56 #ifdef CONFIG_CPU_HAS_SR_RB
61 * Prefetch if possible to reduce cache miss penalty.
63 * We do this early on for SH-4A as a micro-optimization,
64 * as later on we will have speculative execution enabled
65 * and this will become less of an issue.
72 mov r0, r15 ! Set initial r15 (stack pointer)
73 mov #(THREAD_SIZE >> 10), r1
74 shll8 r1 ! r1 = THREAD_SIZE
77 #ifdef CONFIG_CPU_HAS_SR_RB
78 ldc r0, r7_bank ! ... and initial thread_info
87 bf/s 9b ! while (r1 < r2)
90 ! Additional CPU initialization
95 SYNCO() ! Wait for pending instructions..
103 #if defined(CONFIG_CPU_SH2)
104 1: .long 0x000000F0 ! IMASK=0xF
106 1: .long 0x400080F0 ! MD=1, RB=0, BL=0, FD=1, IMASK=0xF
108 2: .long init_thread_union+THREAD_SIZE
111 5: .long start_kernel