2 * MPC8377E RDB Device Tree Source
4 * Copyright 2007, 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 compatible = "fsl,mpc8377rdb";
36 d-cache-line-size = <32>;
37 i-cache-line-size = <32>;
38 d-cache-size = <32768>;
39 i-cache-size = <32768>;
40 timebase-frequency = <0>;
42 clock-frequency = <0>;
47 device_type = "memory";
48 reg = <0x00000000 0x10000000>; // 256MB at 0
54 compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus";
55 reg = <0xe0005000 0x1000>;
56 interrupts = <77 0x8>;
57 interrupt-parent = <&ipic>;
59 // CS0 and CS1 are swapped when
60 // booting from nand, but the
61 // addresses are the same.
62 ranges = <0x0 0x0 0xfe000000 0x00800000
63 0x1 0x0 0xe0600000 0x00008000
64 0x2 0x0 0xf0000000 0x00020000
65 0x3 0x0 0xfa000000 0x00008000>;
70 compatible = "cfi-flash";
71 reg = <0x0 0x0 0x800000>;
79 compatible = "fsl,mpc8377-fcm-nand",
81 reg = <0x1 0x0 0x8000>;
89 reg = <0x100000 0x300000>;
92 reg = <0x400000 0x1c00000>;
101 compatible = "simple-bus";
102 ranges = <0x0 0xe0000000 0x00100000>;
103 reg = <0xe0000000 0x00000200>;
107 device_type = "watchdog";
108 compatible = "mpc83xx_wdt";
112 gpio1: gpio-controller@c00 {
114 compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio";
116 interrupts = <74 0x8>;
117 interrupt-parent = <&ipic>;
121 gpio2: gpio-controller@d00 {
123 compatible = "fsl,mpc8377-gpio", "fsl,mpc8349-gpio";
125 interrupts = <75 0x8>;
126 interrupt-parent = <&ipic>;
131 #address-cells = <1>;
133 compatible = "simple-bus";
134 sleep = <&pmc 0x0c000000>;
138 #address-cells = <1>;
141 compatible = "fsl-i2c";
142 reg = <0x3000 0x100>;
143 interrupts = <14 0x8>;
144 interrupt-parent = <&ipic>;
148 compatible = "national,lm75";
153 compatible = "at24,24c256";
158 compatible = "dallas,ds1339";
164 compatible = "fsl,mc9s08qg8-mpc8377erdb",
165 "fsl,mcu-mpc8349emitx";
172 compatible = "fsl,mpc8377-esdhc", "fsl,mpc8379-esdhc";
173 reg = <0x2e000 0x1000>;
174 interrupts = <42 0x8>;
175 interrupt-parent = <&ipic>;
176 /* Filled in by U-Boot */
177 clock-frequency = <0>;
182 #address-cells = <1>;
185 compatible = "fsl-i2c";
186 reg = <0x3100 0x100>;
187 interrupts = <15 0x8>;
188 interrupt-parent = <&ipic>;
194 compatible = "fsl,spi";
195 reg = <0x7000 0x1000>;
196 interrupts = <16 0x8>;
197 interrupt-parent = <&ipic>;
202 #address-cells = <1>;
204 compatible = "fsl,mpc8377-dma", "fsl,elo-dma";
206 ranges = <0 0x8100 0x1a8>;
207 interrupt-parent = <&ipic>;
211 compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
214 interrupt-parent = <&ipic>;
218 compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
221 interrupt-parent = <&ipic>;
225 compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
228 interrupt-parent = <&ipic>;
232 compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
235 interrupt-parent = <&ipic>;
241 compatible = "fsl-usb2-dr";
242 reg = <0x23000 0x1000>;
243 #address-cells = <1>;
245 interrupt-parent = <&ipic>;
246 interrupts = <38 0x8>;
248 sleep = <&pmc 0x00c00000>;
251 enet0: ethernet@24000 {
252 #address-cells = <1>;
255 device_type = "network";
257 compatible = "gianfar";
258 reg = <0x24000 0x1000>;
259 ranges = <0x0 0x24000 0x1000>;
260 local-mac-address = [ 00 00 00 00 00 00 ];
261 interrupts = <32 0x8 33 0x8 34 0x8>;
262 phy-connection-type = "mii";
263 interrupt-parent = <&ipic>;
264 tbi-handle = <&tbi0>;
265 phy-handle = <&phy2>;
266 sleep = <&pmc 0xc0000000>;
270 #address-cells = <1>;
272 compatible = "fsl,gianfar-mdio";
275 phy2: ethernet-phy@2 {
276 interrupt-parent = <&ipic>;
277 interrupts = <17 0x8>;
279 device_type = "ethernet-phy";
284 device_type = "tbi-phy";
289 enet1: ethernet@25000 {
290 #address-cells = <1>;
293 device_type = "network";
295 compatible = "gianfar";
296 reg = <0x25000 0x1000>;
297 ranges = <0x0 0x25000 0x1000>;
298 local-mac-address = [ 00 00 00 00 00 00 ];
299 interrupts = <35 0x8 36 0x8 37 0x8>;
300 phy-connection-type = "mii";
301 interrupt-parent = <&ipic>;
302 fixed-link = <1 1 1000 0 0>;
303 tbi-handle = <&tbi1>;
304 sleep = <&pmc 0x30000000>;
308 #address-cells = <1>;
310 compatible = "fsl,gianfar-tbi";
315 device_type = "tbi-phy";
320 serial0: serial@4500 {
322 device_type = "serial";
323 compatible = "ns16550";
324 reg = <0x4500 0x100>;
325 clock-frequency = <0>;
326 interrupts = <9 0x8>;
327 interrupt-parent = <&ipic>;
330 serial1: serial@4600 {
332 device_type = "serial";
333 compatible = "ns16550";
334 reg = <0x4600 0x100>;
335 clock-frequency = <0>;
336 interrupts = <10 0x8>;
337 interrupt-parent = <&ipic>;
341 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
342 "fsl,sec2.1", "fsl,sec2.0";
343 reg = <0x30000 0x10000>;
344 interrupts = <11 0x8>;
345 interrupt-parent = <&ipic>;
346 fsl,num-channels = <4>;
347 fsl,channel-fifo-len = <24>;
348 fsl,exec-units-mask = <0x9fe>;
349 fsl,descriptor-types-mask = <0x3ab0ebf>;
350 sleep = <&pmc 0x03000000>;
354 compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
355 reg = <0x18000 0x1000>;
356 interrupts = <44 0x8>;
357 interrupt-parent = <&ipic>;
358 sleep = <&pmc 0x000000c0>;
362 compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
363 reg = <0x19000 0x1000>;
364 interrupts = <45 0x8>;
365 interrupt-parent = <&ipic>;
366 sleep = <&pmc 0x00000030>;
370 * interrupts cell = <intr #, sense>
371 * sense values match linux IORESOURCE_IRQ_* defines:
372 * sense == 8: Level, low assertion
373 * sense == 2: Edge, high-to-low change
375 ipic: interrupt-controller@700 {
376 compatible = "fsl,ipic";
377 interrupt-controller;
378 #address-cells = <0>;
379 #interrupt-cells = <2>;
384 compatible = "fsl,mpc8377-pmc", "fsl,mpc8349-pmc";
385 reg = <0xb00 0x100 0xa00 0x100>;
386 interrupts = <80 0x8>;
387 interrupt-parent = <&ipic>;
392 interrupt-map-mask = <0xf800 0 0 7>;
394 /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
396 /* IDSEL AD14 IRQ6 inta */
397 0x7000 0x0 0x0 0x1 &ipic 22 0x8
399 /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
400 0x7800 0x0 0x0 0x1 &ipic 21 0x8
401 0x7800 0x0 0x0 0x2 &ipic 22 0x8
402 0x7800 0x0 0x0 0x4 &ipic 23 0x8
404 /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
405 0xE000 0x0 0x0 0x1 &ipic 23 0x8
406 0xE000 0x0 0x0 0x2 &ipic 21 0x8
407 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
408 interrupt-parent = <&ipic>;
409 interrupts = <66 0x8>;
411 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
412 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
413 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
414 sleep = <&pmc 0x00010000>;
415 clock-frequency = <66666666>;
416 #interrupt-cells = <1>;
418 #address-cells = <3>;
419 reg = <0xe0008500 0x100 /* internal registers */
420 0xe0008300 0x8>; /* config space access registers */
421 compatible = "fsl,mpc8349-pci";
425 pci1: pcie@e0009000 {
426 #address-cells = <3>;
428 #interrupt-cells = <1>;
430 compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie";
431 reg = <0xe0009000 0x00001000>;
432 ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000
433 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>;
435 interrupt-map-mask = <0xf800 0 0 7>;
436 interrupt-map = <0 0 0 1 &ipic 1 8
440 sleep = <&pmc 0x00300000>;
441 clock-frequency = <0>;
444 #address-cells = <3>;
448 ranges = <0x02000000 0 0xa8000000
449 0x02000000 0 0xa8000000
451 0x01000000 0 0x00000000
452 0x01000000 0 0x00000000
457 pci2: pcie@e000a000 {
458 #address-cells = <3>;
460 #interrupt-cells = <1>;
462 compatible = "fsl,mpc8377-pcie", "fsl,mpc8314-pcie";
463 reg = <0xe000a000 0x00001000>;
464 ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000
465 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>;
467 interrupt-map-mask = <0xf800 0 0 7>;
468 interrupt-map = <0 0 0 1 &ipic 2 8
472 sleep = <&pmc 0x000c0000>;
473 clock-frequency = <0>;
476 #address-cells = <3>;
480 ranges = <0x02000000 0 0xc8000000
481 0x02000000 0 0xc8000000
483 0x01000000 0 0x00000000
484 0x01000000 0 0x00000000