2 * arch/sh/kernel/cpu/init.c
6 * Copyright (C) 2002 - 2007 Paul Mundt
7 * Copyright (C) 2003 Richard Curnow
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
13 #include <linux/init.h>
14 #include <linux/kernel.h>
16 #include <asm/mmu_context.h>
17 #include <asm/processor.h>
18 #include <asm/uaccess.h>
20 #include <asm/system.h>
21 #include <asm/cacheflush.h>
22 #include <asm/cache.h>
28 * Generic wrapper for command line arguments to disable on-chip
29 * peripherals (nofpu, nodsp, and so forth).
31 #define onchip_setup(x) \
32 static int x##_disabled __initdata = 0; \
34 static int __init x##_setup(char *opts) \
39 __setup("no" __stringify(x), x##_setup);
44 #ifdef CONFIG_SPECULATIVE_EXECUTION
45 #define CPUOPM 0xff2f0000
46 #define CPUOPM_RABD (1 << 5)
48 static void __init speculative_execution_init(void)
51 ctrl_outl(ctrl_inl(CPUOPM) & ~CPUOPM_RABD, CPUOPM);
53 /* Flush the update */
54 (void)ctrl_inl(CPUOPM);
58 #define speculative_execution_init() do { } while (0)
62 * Generic first-level cache init
64 static void __init cache_init(void)
66 unsigned long ccr, flags;
68 /* First setup the rest of the I-cache info */
69 current_cpu_data.icache.entry_mask = current_cpu_data.icache.way_incr -
70 current_cpu_data.icache.linesz;
72 current_cpu_data.icache.way_size = current_cpu_data.icache.sets *
73 current_cpu_data.icache.linesz;
75 /* And the D-cache too */
76 current_cpu_data.dcache.entry_mask = current_cpu_data.dcache.way_incr -
77 current_cpu_data.dcache.linesz;
79 current_cpu_data.dcache.way_size = current_cpu_data.dcache.sets *
80 current_cpu_data.dcache.linesz;
86 * At this point we don't know whether the cache is enabled or not - a
87 * bootloader may have enabled it. There are at least 2 things that
88 * could be dirty in the cache at this point:
89 * 1. kernel command line set up by boot loader
90 * 2. spilled registers from the prolog of this function
91 * => before re-initialising the cache, we must do a purge of the whole
92 * cache out to memory for safety. As long as nothing is spilled
93 * during the loop to lines that have already been done, this is safe.
96 if (ccr & CCR_CACHE_ENABLE) {
97 unsigned long ways, waysize, addrstart;
99 waysize = current_cpu_data.dcache.sets;
103 * If the OC is already in RAM mode, we only have
104 * half of the entries to flush..
106 if (ccr & CCR_CACHE_ORA)
110 waysize <<= current_cpu_data.dcache.entry_shift;
112 #ifdef CCR_CACHE_EMODE
113 /* If EMODE is not set, we only have 1 way to flush. */
114 if (!(ccr & CCR_CACHE_EMODE))
118 ways = current_cpu_data.dcache.ways;
120 addrstart = CACHE_OC_ADDRESS_ARRAY;
124 for (addr = addrstart;
125 addr < addrstart + waysize;
126 addr += current_cpu_data.dcache.linesz)
129 addrstart += current_cpu_data.dcache.way_incr;
134 * Default CCR values .. enable the caches
135 * and invalidate them immediately..
137 flags = CCR_CACHE_ENABLE | CCR_CACHE_INVALIDATE;
139 #ifdef CCR_CACHE_EMODE
140 /* Force EMODE if possible */
141 if (current_cpu_data.dcache.ways > 1)
142 flags |= CCR_CACHE_EMODE;
144 flags &= ~CCR_CACHE_EMODE;
147 #if defined(CONFIG_CACHE_WRITETHROUGH)
149 flags |= CCR_CACHE_WT;
150 #elif defined(CONFIG_CACHE_WRITEBACK)
152 flags |= CCR_CACHE_CB;
155 flags &= ~CCR_CACHE_ENABLE;
158 ctrl_outl(flags, CCR);
163 static void __init release_dsp(void)
167 /* Clear SR.DSP bit */
168 __asm__ __volatile__ (
177 static void __init dsp_init(void)
182 * Set the SR.DSP bit, wait for one instruction, and then read
185 __asm__ __volatile__ (
195 /* If the DSP bit is still set, this CPU has a DSP */
197 current_cpu_data.flags |= CPU_HAS_DSP;
199 /* Now that we've determined the DSP status, clear the DSP bit. */
202 #endif /* CONFIG_SH_DSP */
207 * This is our initial entry point for each CPU, and is invoked on the boot
208 * CPU prior to calling start_kernel(). For SMP, a combination of this and
209 * start_secondary() will bring up each processor to a ready state prior
210 * to hand forking the idle loop.
212 * We do all of the basic processor init here, including setting up the
213 * caches, FPU, DSP, kicking the UBC, etc. By the time start_kernel() is
214 * hit (and subsequently platform_setup()) things like determining the
215 * CPU subtype and initial configuration will all be done.
217 * Each processor family is still responsible for doing its own probing
218 * and cache configuration in detect_cpu_and_cache_system().
221 asmlinkage void __cpuinit sh_cpu_init(void)
223 current_thread_info()->cpu = hard_smp_processor_id();
225 /* First, probe the CPU */
226 detect_cpu_and_cache_system();
228 if (current_cpu_data.type == CPU_SH_NONE)
229 panic("Unknown CPU");
234 if (raw_smp_processor_id() == 0)
235 shm_align_mask = max_t(unsigned long,
236 current_cpu_data.dcache.way_size - 1,
239 /* Disable the FPU */
241 printk("FPU Disabled\n");
242 current_cpu_data.flags &= ~CPU_HAS_FPU;
246 /* FPU initialization */
247 if ((current_cpu_data.flags & CPU_HAS_FPU)) {
248 clear_thread_flag(TIF_USEDFPU);
253 * Initialize the per-CPU ASID cache very early, since the
254 * TLB flushing routines depend on this being setup.
256 current_cpu_data.asid_cache = NO_CONTEXT;
262 /* Disable the DSP */
264 printk("DSP Disabled\n");
265 current_cpu_data.flags &= ~CPU_HAS_DSP;
271 * Some brain-damaged loaders decided it would be a good idea to put
272 * the UBC to sleep. This causes some issues when it comes to things
273 * like PTRACE_SINGLESTEP or doing hardware watchpoints in GDB. So ..
274 * we wake it up and hope that all is well.
276 if (raw_smp_processor_id() == 0)
278 speculative_execution_init();