2 #include <linux/compiler.h>
3 #include <linux/bootmem.h>
7 static int sh_clk_mstp32_enable(struct clk *clk)
9 __raw_writel(__raw_readl(clk->enable_reg) & ~(1 << clk->enable_bit),
14 static void sh_clk_mstp32_disable(struct clk *clk)
16 __raw_writel(__raw_readl(clk->enable_reg) | (1 << clk->enable_bit),
20 static struct clk_ops sh_clk_mstp32_clk_ops = {
21 .enable = sh_clk_mstp32_enable,
22 .disable = sh_clk_mstp32_disable,
23 .recalc = followparent_recalc,
26 int __init sh_clk_mstp32_register(struct clk *clks, int nr)
32 for (k = 0; !ret && (k < nr); k++) {
34 clkp->ops = &sh_clk_mstp32_clk_ops;
35 ret |= clk_register(clkp);
41 static long sh_clk_div_round_rate(struct clk *clk, unsigned long rate)
43 return clk_rate_table_round(clk, clk->freq_table, rate);
46 static int sh_clk_div6_divisors[64] = {
47 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16,
48 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32,
49 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, 48,
50 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, 59, 60, 61, 62, 63, 64
53 static struct clk_div_mult_table sh_clk_div6_table = {
54 .divisors = sh_clk_div6_divisors,
55 .nr_divisors = ARRAY_SIZE(sh_clk_div6_divisors),
58 static unsigned long sh_clk_div6_recalc(struct clk *clk)
60 struct clk_div_mult_table *table = &sh_clk_div6_table;
63 clk_rate_table_build(clk, clk->freq_table, table->nr_divisors,
66 idx = __raw_readl(clk->enable_reg) & 0x003f;
68 return clk->freq_table[idx].frequency;
71 static int sh_clk_div6_set_rate(struct clk *clk,
72 unsigned long rate, int algo_id)
77 idx = clk_rate_table_find(clk, clk->freq_table, rate);
81 value = __raw_readl(clk->enable_reg);
84 __raw_writel(value, clk->enable_reg);
88 static int sh_clk_div6_enable(struct clk *clk)
93 ret = sh_clk_div6_set_rate(clk, clk->rate, 0);
95 value = __raw_readl(clk->enable_reg);
96 value &= ~0x100; /* clear stop bit to enable clock */
97 __raw_writel(value, clk->enable_reg);
102 static void sh_clk_div6_disable(struct clk *clk)
106 value = __raw_readl(clk->enable_reg);
107 value |= 0x100; /* stop clock */
108 value |= 0x3f; /* VDIV bits must be non-zero, overwrite divider */
109 __raw_writel(value, clk->enable_reg);
112 static struct clk_ops sh_clk_div6_clk_ops = {
113 .recalc = sh_clk_div6_recalc,
114 .round_rate = sh_clk_div_round_rate,
115 .set_rate = sh_clk_div6_set_rate,
116 .enable = sh_clk_div6_enable,
117 .disable = sh_clk_div6_disable,
120 int __init sh_clk_div6_register(struct clk *clks, int nr)
124 int nr_divs = sh_clk_div6_table.nr_divisors;
125 int freq_table_size = sizeof(struct cpufreq_frequency_table);
129 freq_table_size *= (nr_divs + 1);
131 freq_table = alloc_bootmem(freq_table_size * nr);
135 for (k = 0; !ret && (k < nr); k++) {
138 clkp->ops = &sh_clk_div6_clk_ops;
140 clkp->freq_table = freq_table + (k * freq_table_size);
141 clkp->freq_table[nr_divs].frequency = CPUFREQ_TABLE_END;
143 ret = clk_register(clkp);
149 static unsigned long sh_clk_div4_recalc(struct clk *clk)
151 struct clk_div_mult_table *table = clk->priv;
154 clk_rate_table_build(clk, clk->freq_table, table->nr_divisors,
155 table, &clk->arch_flags);
157 idx = (__raw_readl(clk->enable_reg) >> clk->enable_bit) & 0x000f;
159 return clk->freq_table[idx].frequency;
162 static struct clk_ops sh_clk_div4_clk_ops = {
163 .recalc = sh_clk_div4_recalc,
164 .round_rate = sh_clk_div_round_rate,
167 int __init sh_clk_div4_register(struct clk *clks, int nr,
168 struct clk_div_mult_table *table)
172 int nr_divs = table->nr_divisors;
173 int freq_table_size = sizeof(struct cpufreq_frequency_table);
177 freq_table_size *= (nr_divs + 1);
179 freq_table = alloc_bootmem(freq_table_size * nr);
183 for (k = 0; !ret && (k < nr); k++) {
186 clkp->ops = &sh_clk_div4_clk_ops;
190 clkp->freq_table = freq_table + (k * freq_table_size);
191 clkp->freq_table[nr_divs].frequency = CPUFREQ_TABLE_END;
193 ret = clk_register(clkp);
199 #ifdef CONFIG_SH_CLK_CPG_LEGACY
200 static struct clk master_clk = {
201 .name = "master_clk",
202 .flags = CLK_ENABLE_ON_INIT,
203 .rate = CONFIG_SH_PCLK_FREQ,
206 static struct clk peripheral_clk = {
207 .name = "peripheral_clk",
208 .parent = &master_clk,
209 .flags = CLK_ENABLE_ON_INIT,
212 static struct clk bus_clk = {
214 .parent = &master_clk,
215 .flags = CLK_ENABLE_ON_INIT,
218 static struct clk cpu_clk = {
220 .parent = &master_clk,
221 .flags = CLK_ENABLE_ON_INIT,
225 * The ordering of these clocks matters, do not change it.
227 static struct clk *onchip_clocks[] = {
234 int __init __deprecated cpg_clk_init(void)
238 for (i = 0; i < ARRAY_SIZE(onchip_clocks); i++) {
239 struct clk *clk = onchip_clocks[i];
240 arch_init_clk_ops(&clk->ops, i);
242 ret |= clk_register(clk);
249 * Placeholder for compatability, until the lazy CPUs do this
252 int __init __weak arch_clk_init(void)
254 return cpg_clk_init();
256 #endif /* CONFIG_SH_CPG_CLK_LEGACY */