2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
4 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
35 #include <linux/mlx4/cmd.h>
41 MLX4_COMMAND_INTERFACE_MIN_REV = 2,
42 MLX4_COMMAND_INTERFACE_MAX_REV = 3,
43 MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
46 extern void __buggy_use_of_MLX4_GET(void);
47 extern void __buggy_use_of_MLX4_PUT(void);
49 static int enable_qos;
50 module_param(enable_qos, bool, 0444);
51 MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
53 #define MLX4_GET(dest, source, offset) \
55 void *__p = (char *) (source) + (offset); \
56 switch (sizeof (dest)) { \
57 case 1: (dest) = *(u8 *) __p; break; \
58 case 2: (dest) = be16_to_cpup(__p); break; \
59 case 4: (dest) = be32_to_cpup(__p); break; \
60 case 8: (dest) = be64_to_cpup(__p); break; \
61 default: __buggy_use_of_MLX4_GET(); \
65 #define MLX4_PUT(dest, source, offset) \
67 void *__d = ((char *) (dest) + (offset)); \
68 switch (sizeof(source)) { \
69 case 1: *(u8 *) __d = (source); break; \
70 case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
71 case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
72 case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
73 default: __buggy_use_of_MLX4_PUT(); \
77 static void dump_dev_cap_flags(struct mlx4_dev *dev, u32 flags)
79 static const char *fname[] = {
80 [ 0] = "RC transport",
81 [ 1] = "UC transport",
82 [ 2] = "UD transport",
83 [ 3] = "XRC transport",
84 [ 4] = "reliable multicast",
85 [ 5] = "FCoIB support",
87 [ 7] = "IPoIB checksum offload",
88 [ 8] = "P_Key violation counter",
89 [ 9] = "Q_Key violation counter",
93 [18] = "Atomic ops support",
94 [19] = "Raw multicast support",
95 [20] = "Address vector port checking support",
96 [21] = "UD multicast support",
97 [24] = "Demand paging support",
98 [25] = "Router support"
102 mlx4_dbg(dev, "DEV_CAP flags:\n");
103 for (i = 0; i < ARRAY_SIZE(fname); ++i)
104 if (fname[i] && (flags & (1 << i)))
105 mlx4_dbg(dev, " %s\n", fname[i]);
108 int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
110 struct mlx4_cmd_mailbox *mailbox;
114 #define MOD_STAT_CFG_IN_SIZE 0x100
116 #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
117 #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
119 mailbox = mlx4_alloc_cmd_mailbox(dev);
121 return PTR_ERR(mailbox);
122 inbox = mailbox->buf;
124 memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
126 MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
127 MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
129 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
130 MLX4_CMD_TIME_CLASS_A);
132 mlx4_free_cmd_mailbox(dev, mailbox);
136 int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
138 struct mlx4_cmd_mailbox *mailbox;
146 #define QUERY_DEV_CAP_OUT_SIZE 0x100
147 #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
148 #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
149 #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
150 #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
151 #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
152 #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
153 #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
154 #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
155 #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
156 #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
157 #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
158 #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
159 #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
160 #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
161 #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
162 #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
163 #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
164 #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
165 #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
166 #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
167 #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
168 #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
169 #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
170 #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
171 #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
172 #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
173 #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
174 #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
175 #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
176 #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
177 #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
178 #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
179 #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
180 #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
181 #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
182 #define QUERY_DEV_CAP_BF_OFFSET 0x4c
183 #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
184 #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
185 #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
186 #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
187 #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
188 #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
189 #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
190 #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
191 #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
192 #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
193 #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
194 #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
195 #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
196 #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
197 #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
198 #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
199 #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
200 #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
201 #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
202 #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
203 #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
204 #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
205 #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
206 #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
207 #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
209 mailbox = mlx4_alloc_cmd_mailbox(dev);
211 return PTR_ERR(mailbox);
212 outbox = mailbox->buf;
214 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
215 MLX4_CMD_TIME_CLASS_A);
219 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
220 dev_cap->reserved_qps = 1 << (field & 0xf);
221 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
222 dev_cap->max_qps = 1 << (field & 0x1f);
223 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
224 dev_cap->reserved_srqs = 1 << (field >> 4);
225 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
226 dev_cap->max_srqs = 1 << (field & 0x1f);
227 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
228 dev_cap->max_cq_sz = 1 << field;
229 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
230 dev_cap->reserved_cqs = 1 << (field & 0xf);
231 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
232 dev_cap->max_cqs = 1 << (field & 0x1f);
233 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
234 dev_cap->max_mpts = 1 << (field & 0x3f);
235 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
236 dev_cap->reserved_eqs = 1 << (field & 0xf);
237 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
238 dev_cap->max_eqs = 1 << (field & 0xf);
239 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
240 dev_cap->reserved_mtts = 1 << (field >> 4);
241 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
242 dev_cap->max_mrw_sz = 1 << field;
243 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
244 dev_cap->reserved_mrws = 1 << (field & 0xf);
245 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
246 dev_cap->max_mtt_seg = 1 << (field & 0x3f);
247 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
248 dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
249 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
250 dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
251 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
254 dev_cap->max_gso_sz = 0;
256 dev_cap->max_gso_sz = 1 << field;
258 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
259 dev_cap->max_rdma_global = 1 << (field & 0x3f);
260 MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
261 dev_cap->local_ca_ack_delay = field & 0x1f;
262 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
263 dev_cap->num_ports = field & 0xf;
264 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
265 dev_cap->max_msg_sz = 1 << (field & 0x1f);
266 MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
267 dev_cap->stat_rate_support = stat_rate;
268 MLX4_GET(dev_cap->flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
269 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
270 dev_cap->reserved_uars = field >> 4;
271 MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
272 dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
273 MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
274 dev_cap->min_page_sz = 1 << field;
276 MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
278 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
279 dev_cap->bf_reg_size = 1 << (field & 0x1f);
280 MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
281 dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
282 mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
283 dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
285 dev_cap->bf_reg_size = 0;
286 mlx4_dbg(dev, "BlueFlame not available\n");
289 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
290 dev_cap->max_sq_sg = field;
291 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
292 dev_cap->max_sq_desc_sz = size;
294 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
295 dev_cap->max_qp_per_mcg = 1 << field;
296 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
297 dev_cap->reserved_mgms = field & 0xf;
298 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
299 dev_cap->max_mcgs = 1 << field;
300 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
301 dev_cap->reserved_pds = field >> 4;
302 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
303 dev_cap->max_pds = 1 << (field & 0x3f);
305 MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
306 dev_cap->rdmarc_entry_sz = size;
307 MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
308 dev_cap->qpc_entry_sz = size;
309 MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
310 dev_cap->aux_entry_sz = size;
311 MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
312 dev_cap->altc_entry_sz = size;
313 MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
314 dev_cap->eqc_entry_sz = size;
315 MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
316 dev_cap->cqc_entry_sz = size;
317 MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
318 dev_cap->srq_entry_sz = size;
319 MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
320 dev_cap->cmpt_entry_sz = size;
321 MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
322 dev_cap->mtt_entry_sz = size;
323 MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
324 dev_cap->dmpt_entry_sz = size;
326 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
327 dev_cap->max_srq_sz = 1 << field;
328 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
329 dev_cap->max_qp_sz = 1 << field;
330 MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
331 dev_cap->resize_srq = field & 1;
332 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
333 dev_cap->max_rq_sg = field;
334 MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
335 dev_cap->max_rq_desc_sz = size;
337 MLX4_GET(dev_cap->bmme_flags, outbox,
338 QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
339 MLX4_GET(dev_cap->reserved_lkey, outbox,
340 QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
341 MLX4_GET(dev_cap->max_icm_sz, outbox,
342 QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
344 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
345 for (i = 1; i <= dev_cap->num_ports; ++i) {
346 MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
347 dev_cap->max_vl[i] = field >> 4;
348 MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
349 dev_cap->max_mtu[i] = field >> 4;
350 dev_cap->max_port_width[i] = field & 0xf;
351 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
352 dev_cap->max_gids[i] = 1 << (field & 0xf);
353 MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
354 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
357 #define QUERY_PORT_MTU_OFFSET 0x01
358 #define QUERY_PORT_WIDTH_OFFSET 0x06
359 #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
360 #define QUERY_PORT_MAX_VL_OFFSET 0x0b
362 for (i = 1; i <= dev_cap->num_ports; ++i) {
363 err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
364 MLX4_CMD_TIME_CLASS_B);
368 MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
369 dev_cap->max_mtu[i] = field & 0xf;
370 MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
371 dev_cap->max_port_width[i] = field & 0xf;
372 MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
373 dev_cap->max_gids[i] = 1 << (field >> 4);
374 dev_cap->max_pkeys[i] = 1 << (field & 0xf);
375 MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
376 dev_cap->max_vl[i] = field & 0xf;
380 mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
381 dev_cap->bmme_flags, dev_cap->reserved_lkey);
384 * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
385 * we can't use any EQs whose doorbell falls on that page,
386 * even if the EQ itself isn't reserved.
388 dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
389 dev_cap->reserved_eqs);
391 mlx4_dbg(dev, "Max ICM size %lld MB\n",
392 (unsigned long long) dev_cap->max_icm_sz >> 20);
393 mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
394 dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
395 mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
396 dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
397 mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
398 dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
399 mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
400 dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
401 mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
402 dev_cap->reserved_mrws, dev_cap->reserved_mtts);
403 mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
404 dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
405 mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
406 dev_cap->max_pds, dev_cap->reserved_mgms);
407 mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
408 dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
409 mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
410 dev_cap->local_ca_ack_delay, 128 << dev_cap->max_mtu[1],
411 dev_cap->max_port_width[1]);
412 mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
413 dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
414 mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
415 dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
416 mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
418 dump_dev_cap_flags(dev, dev_cap->flags);
421 mlx4_free_cmd_mailbox(dev, mailbox);
425 int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
427 struct mlx4_cmd_mailbox *mailbox;
428 struct mlx4_icm_iter iter;
436 mailbox = mlx4_alloc_cmd_mailbox(dev);
438 return PTR_ERR(mailbox);
439 memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
440 pages = mailbox->buf;
442 for (mlx4_icm_first(icm, &iter);
443 !mlx4_icm_last(&iter);
444 mlx4_icm_next(&iter)) {
446 * We have to pass pages that are aligned to their
447 * size, so find the least significant 1 in the
448 * address or size and use that as our log2 size.
450 lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
451 if (lg < MLX4_ICM_PAGE_SHIFT) {
452 mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
454 (unsigned long long) mlx4_icm_addr(&iter),
455 mlx4_icm_size(&iter));
460 for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
462 pages[nent * 2] = cpu_to_be64(virt);
466 pages[nent * 2 + 1] =
467 cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
468 (lg - MLX4_ICM_PAGE_SHIFT));
469 ts += 1 << (lg - 10);
472 if (++nent == MLX4_MAILBOX_SIZE / 16) {
473 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
474 MLX4_CMD_TIME_CLASS_B);
483 err = mlx4_cmd(dev, mailbox->dma, nent, 0, op, MLX4_CMD_TIME_CLASS_B);
488 case MLX4_CMD_MAP_FA:
489 mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
491 case MLX4_CMD_MAP_ICM_AUX:
492 mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
494 case MLX4_CMD_MAP_ICM:
495 mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
496 tc, ts, (unsigned long long) virt - (ts << 10));
501 mlx4_free_cmd_mailbox(dev, mailbox);
505 int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
507 return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
510 int mlx4_UNMAP_FA(struct mlx4_dev *dev)
512 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA, MLX4_CMD_TIME_CLASS_B);
516 int mlx4_RUN_FW(struct mlx4_dev *dev)
518 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW, MLX4_CMD_TIME_CLASS_A);
521 int mlx4_QUERY_FW(struct mlx4_dev *dev)
523 struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
524 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
525 struct mlx4_cmd_mailbox *mailbox;
532 #define QUERY_FW_OUT_SIZE 0x100
533 #define QUERY_FW_VER_OFFSET 0x00
534 #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
535 #define QUERY_FW_MAX_CMD_OFFSET 0x0f
536 #define QUERY_FW_ERR_START_OFFSET 0x30
537 #define QUERY_FW_ERR_SIZE_OFFSET 0x38
538 #define QUERY_FW_ERR_BAR_OFFSET 0x3c
540 #define QUERY_FW_SIZE_OFFSET 0x00
541 #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
542 #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
544 mailbox = mlx4_alloc_cmd_mailbox(dev);
546 return PTR_ERR(mailbox);
547 outbox = mailbox->buf;
549 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
550 MLX4_CMD_TIME_CLASS_A);
554 MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
556 * FW subminor version is at more significant bits than minor
557 * version, so swap here.
559 dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
560 ((fw_ver & 0xffff0000ull) >> 16) |
561 ((fw_ver & 0x0000ffffull) << 16);
563 MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
564 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
565 cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
566 mlx4_err(dev, "Installed FW has unsupported "
567 "command interface revision %d.\n",
569 mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
570 (int) (dev->caps.fw_ver >> 32),
571 (int) (dev->caps.fw_ver >> 16) & 0xffff,
572 (int) dev->caps.fw_ver & 0xffff);
573 mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
574 MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
579 if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
580 dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
582 MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
583 cmd->max_cmds = 1 << lg;
585 mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
586 (int) (dev->caps.fw_ver >> 32),
587 (int) (dev->caps.fw_ver >> 16) & 0xffff,
588 (int) dev->caps.fw_ver & 0xffff,
589 cmd_if_rev, cmd->max_cmds);
591 MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
592 MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
593 MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
594 fw->catas_bar = (fw->catas_bar >> 6) * 2;
596 mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
597 (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
599 MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
600 MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
601 MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
602 fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
604 mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
607 * Round up number of system pages needed in case
608 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
611 ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
612 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
614 mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
615 (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
618 mlx4_free_cmd_mailbox(dev, mailbox);
622 static void get_board_id(void *vsd, char *board_id)
626 #define VSD_OFFSET_SIG1 0x00
627 #define VSD_OFFSET_SIG2 0xde
628 #define VSD_OFFSET_MLX_BOARD_ID 0xd0
629 #define VSD_OFFSET_TS_BOARD_ID 0x20
631 #define VSD_SIGNATURE_TOPSPIN 0x5ad
633 memset(board_id, 0, MLX4_BOARD_ID_LEN);
635 if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
636 be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
637 strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
640 * The board ID is a string but the firmware byte
641 * swaps each 4-byte word before passing it back to
642 * us. Therefore we need to swab it before printing.
644 for (i = 0; i < 4; ++i)
645 ((u32 *) board_id)[i] =
646 swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
650 int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
652 struct mlx4_cmd_mailbox *mailbox;
656 #define QUERY_ADAPTER_OUT_SIZE 0x100
657 #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
658 #define QUERY_ADAPTER_VSD_OFFSET 0x20
660 mailbox = mlx4_alloc_cmd_mailbox(dev);
662 return PTR_ERR(mailbox);
663 outbox = mailbox->buf;
665 err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
666 MLX4_CMD_TIME_CLASS_A);
670 MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
672 get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
676 mlx4_free_cmd_mailbox(dev, mailbox);
680 int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
682 struct mlx4_cmd_mailbox *mailbox;
686 #define INIT_HCA_IN_SIZE 0x200
687 #define INIT_HCA_VERSION_OFFSET 0x000
688 #define INIT_HCA_VERSION 2
689 #define INIT_HCA_FLAGS_OFFSET 0x014
690 #define INIT_HCA_QPC_OFFSET 0x020
691 #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
692 #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
693 #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
694 #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
695 #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
696 #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
697 #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
698 #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
699 #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
700 #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
701 #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
702 #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
703 #define INIT_HCA_MCAST_OFFSET 0x0c0
704 #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
705 #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
706 #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
707 #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
708 #define INIT_HCA_TPT_OFFSET 0x0f0
709 #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
710 #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
711 #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
712 #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
713 #define INIT_HCA_UAR_OFFSET 0x120
714 #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
715 #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
717 mailbox = mlx4_alloc_cmd_mailbox(dev);
719 return PTR_ERR(mailbox);
720 inbox = mailbox->buf;
722 memset(inbox, 0, INIT_HCA_IN_SIZE);
724 *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
726 #if defined(__LITTLE_ENDIAN)
727 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
728 #elif defined(__BIG_ENDIAN)
729 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
731 #error Host endianness not defined
733 /* Check port for UD address vector: */
734 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
736 /* Enable IPoIB checksumming if we can: */
737 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
738 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
740 /* Enable QoS support if module parameter set */
742 *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
744 /* QPC/EEC/CQC/EQC/RDMARC attributes */
746 MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
747 MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
748 MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
749 MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
750 MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
751 MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
752 MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
753 MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
754 MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
755 MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
756 MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
757 MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
759 /* multicast attributes */
761 MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
762 MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
763 MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
764 MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
768 MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
769 MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
770 MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
771 MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
775 MLX4_PUT(inbox, (u8) (PAGE_SHIFT - 12), INIT_HCA_UAR_PAGE_SZ_OFFSET);
776 MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
778 err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000);
781 mlx4_err(dev, "INIT_HCA returns %d\n", err);
783 mlx4_free_cmd_mailbox(dev, mailbox);
787 int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
789 struct mlx4_cmd_mailbox *mailbox;
795 if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
796 #define INIT_PORT_IN_SIZE 256
797 #define INIT_PORT_FLAGS_OFFSET 0x00
798 #define INIT_PORT_FLAG_SIG (1 << 18)
799 #define INIT_PORT_FLAG_NG (1 << 17)
800 #define INIT_PORT_FLAG_G0 (1 << 16)
801 #define INIT_PORT_VL_SHIFT 4
802 #define INIT_PORT_PORT_WIDTH_SHIFT 8
803 #define INIT_PORT_MTU_OFFSET 0x04
804 #define INIT_PORT_MAX_GID_OFFSET 0x06
805 #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
806 #define INIT_PORT_GUID0_OFFSET 0x10
807 #define INIT_PORT_NODE_GUID_OFFSET 0x18
808 #define INIT_PORT_SI_GUID_OFFSET 0x20
810 mailbox = mlx4_alloc_cmd_mailbox(dev);
812 return PTR_ERR(mailbox);
813 inbox = mailbox->buf;
815 memset(inbox, 0, INIT_PORT_IN_SIZE);
818 flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
819 flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
820 MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
822 field = 128 << dev->caps.mtu_cap[port];
823 MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
824 field = dev->caps.gid_table_len[port];
825 MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
826 field = dev->caps.pkey_table_len[port];
827 MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
829 err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
830 MLX4_CMD_TIME_CLASS_A);
832 mlx4_free_cmd_mailbox(dev, mailbox);
834 err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
835 MLX4_CMD_TIME_CLASS_A);
839 EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
841 int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
843 return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000);
845 EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
847 int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
849 return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000);
852 int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
854 int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
855 MLX4_CMD_SET_ICM_SIZE,
856 MLX4_CMD_TIME_CLASS_A);
861 * Round up number of system pages needed in case
862 * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
864 *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
865 (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
870 int mlx4_NOP(struct mlx4_dev *dev)
872 /* Input modifier of 0x1f means "finish as soon as possible." */
873 return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100);