1 /* ------------------------------------------------------------------------- */
2 /* i2c-iop3xx.c i2c driver algorithms for Intel XScale IOP3xx & IXP46x */
3 /* ------------------------------------------------------------------------- */
4 /* Copyright (C) 2003 Peter Milne, D-TACQ Solutions Ltd
5 * <Peter dot Milne at D hyphen TACQ dot com>
7 * With acknowledgements to i2c-algo-ibm_ocp.c by
8 * Ian DaSilva, MontaVista Software, Inc. idasilva@mvista.com
10 * And i2c-algo-pcf.c, which was created by Simon G. Vogl and Hans Berglund:
12 * Copyright (C) 1995-1997 Simon G. Vogl, 1998-2000 Hans Berglund
14 * And which acknowledged Kyösti Mälkki <kmalkki@cc.hut.fi>,
15 * Frodo Looijaard <frodol@dds.nl>, Martin Bailey<mbailey@littlefeet-inc.com>
17 * Major cleanup by Deepak Saxena <dsaxena@plexity.net>, 01/2005:
19 * - Use driver model to pass per-chip info instead of hardcoding and #ifdefs
20 * - Use ioremap/__raw_readl/__raw_writel instead of direct dereference
21 * - Make it work with IXP46x chips
22 * - Cleanup function names, coding style, etc
24 * - writing to slave address causes latchup on iop331.
25 * fix: driver refuses to address self.
27 * This program is free software; you can redistribute it and/or modify
28 * it under the terms of the GNU General Public License as published by
29 * the Free Software Foundation, version 2.
32 #include <linux/interrupt.h>
33 #include <linux/kernel.h>
34 #include <linux/module.h>
35 #include <linux/delay.h>
36 #include <linux/slab.h>
37 #include <linux/init.h>
38 #include <linux/errno.h>
39 #include <linux/platform_device.h>
40 #include <linux/i2c.h>
44 #include "i2c-iop3xx.h"
46 /* global unit counter */
49 static inline unsigned char
50 iic_cook_addr(struct i2c_msg *msg)
54 addr = (msg->addr << 1);
56 if (msg->flags & I2C_M_RD)
62 if (msg->flags & I2C_M_REV_DIR_ADDR)
69 iop3xx_i2c_reset(struct i2c_algo_iop3xx_data *iop3xx_adap)
71 /* Follows devman 9.3 */
72 __raw_writel(IOP3XX_ICR_UNIT_RESET, iop3xx_adap->ioaddr + CR_OFFSET);
73 __raw_writel(IOP3XX_ISR_CLEARBITS, iop3xx_adap->ioaddr + SR_OFFSET);
74 __raw_writel(0, iop3xx_adap->ioaddr + CR_OFFSET);
78 iop3xx_i2c_enable(struct i2c_algo_iop3xx_data *iop3xx_adap)
80 u32 cr = IOP3XX_ICR_GCD | IOP3XX_ICR_SCLEN | IOP3XX_ICR_UE;
83 * Every time unit enable is asserted, GPOD needs to be cleared
84 * on IOP3XX to avoid data corruption on the bus.
86 #if defined(CONFIG_ARCH_IOP32X) || defined(CONFIG_ARCH_IOP33X)
87 if (iop3xx_adap->id == 0) {
88 gpio_line_set(IOP3XX_GPIO_LINE(7), GPIO_LOW);
89 gpio_line_set(IOP3XX_GPIO_LINE(6), GPIO_LOW);
91 gpio_line_set(IOP3XX_GPIO_LINE(5), GPIO_LOW);
92 gpio_line_set(IOP3XX_GPIO_LINE(4), GPIO_LOW);
95 /* NB SR bits not same position as CR IE bits :-( */
96 iop3xx_adap->SR_enabled =
97 IOP3XX_ISR_ALD | IOP3XX_ISR_BERRD |
98 IOP3XX_ISR_RXFULL | IOP3XX_ISR_TXEMPTY;
100 cr |= IOP3XX_ICR_ALD_IE | IOP3XX_ICR_BERR_IE |
101 IOP3XX_ICR_RXFULL_IE | IOP3XX_ICR_TXEMPTY_IE;
103 __raw_writel(cr, iop3xx_adap->ioaddr + CR_OFFSET);
107 iop3xx_i2c_transaction_cleanup(struct i2c_algo_iop3xx_data *iop3xx_adap)
109 unsigned long cr = __raw_readl(iop3xx_adap->ioaddr + CR_OFFSET);
111 cr &= ~(IOP3XX_ICR_MSTART | IOP3XX_ICR_TBYTE |
112 IOP3XX_ICR_MSTOP | IOP3XX_ICR_SCLEN);
114 __raw_writel(cr, iop3xx_adap->ioaddr + CR_OFFSET);
118 * NB: the handler has to clear the source of the interrupt!
119 * Then it passes the SR flags of interest to BH via adap data
122 iop3xx_i2c_irq_handler(int this_irq, void *dev_id)
124 struct i2c_algo_iop3xx_data *iop3xx_adap = dev_id;
125 u32 sr = __raw_readl(iop3xx_adap->ioaddr + SR_OFFSET);
127 if ((sr &= iop3xx_adap->SR_enabled)) {
128 __raw_writel(sr, iop3xx_adap->ioaddr + SR_OFFSET);
129 iop3xx_adap->SR_received |= sr;
130 wake_up_interruptible(&iop3xx_adap->waitq);
135 /* check all error conditions, clear them , report most important */
137 iop3xx_i2c_error(u32 sr)
141 if ((sr & IOP3XX_ISR_BERRD)) {
142 if ( !rc ) rc = -I2C_ERR_BERR;
144 if ((sr & IOP3XX_ISR_ALD)) {
145 if ( !rc ) rc = -I2C_ERR_ALD;
151 iop3xx_i2c_get_srstat(struct i2c_algo_iop3xx_data *iop3xx_adap)
156 spin_lock_irqsave(&iop3xx_adap->lock, flags);
157 sr = iop3xx_adap->SR_received;
158 iop3xx_adap->SR_received = 0;
159 spin_unlock_irqrestore(&iop3xx_adap->lock, flags);
165 * sleep until interrupted, then recover and analyse the SR
168 typedef int (* compare_func)(unsigned test, unsigned mask);
169 /* returns 1 on correct comparison */
172 iop3xx_i2c_wait_event(struct i2c_algo_iop3xx_data *iop3xx_adap,
173 unsigned flags, unsigned* status,
174 compare_func compare)
182 interrupted = wait_event_interruptible_timeout (
184 (done = compare( sr = iop3xx_i2c_get_srstat(iop3xx_adap) ,flags )),
187 if ((rc = iop3xx_i2c_error(sr)) < 0) {
190 } else if (!interrupted) {
202 * Concrete compare_funcs
205 all_bits_clear(unsigned test, unsigned mask)
207 return (test & mask) == 0;
211 any_bits_set(unsigned test, unsigned mask)
213 return (test & mask) != 0;
217 iop3xx_i2c_wait_tx_done(struct i2c_algo_iop3xx_data *iop3xx_adap, int *status)
219 return iop3xx_i2c_wait_event(
221 IOP3XX_ISR_TXEMPTY | IOP3XX_ISR_ALD | IOP3XX_ISR_BERRD,
222 status, any_bits_set);
226 iop3xx_i2c_wait_rx_done(struct i2c_algo_iop3xx_data *iop3xx_adap, int *status)
228 return iop3xx_i2c_wait_event(
230 IOP3XX_ISR_RXFULL | IOP3XX_ISR_ALD | IOP3XX_ISR_BERRD,
231 status, any_bits_set);
235 iop3xx_i2c_wait_idle(struct i2c_algo_iop3xx_data *iop3xx_adap, int *status)
237 return iop3xx_i2c_wait_event(
238 iop3xx_adap, IOP3XX_ISR_UNITBUSY, status, all_bits_clear);
242 iop3xx_i2c_send_target_addr(struct i2c_algo_iop3xx_data *iop3xx_adap,
245 unsigned long cr = __raw_readl(iop3xx_adap->ioaddr + CR_OFFSET);
249 /* avoid writing to my slave address (hangs on 80331),
250 * forbidden in Intel developer manual
252 if (msg->addr == MYSAR) {
256 __raw_writel(iic_cook_addr(msg), iop3xx_adap->ioaddr + DBR_OFFSET);
258 cr &= ~(IOP3XX_ICR_MSTOP | IOP3XX_ICR_NACK);
259 cr |= IOP3XX_ICR_MSTART | IOP3XX_ICR_TBYTE;
261 __raw_writel(cr, iop3xx_adap->ioaddr + CR_OFFSET);
262 rc = iop3xx_i2c_wait_tx_done(iop3xx_adap, &status);
268 iop3xx_i2c_write_byte(struct i2c_algo_iop3xx_data *iop3xx_adap, char byte,
271 unsigned long cr = __raw_readl(iop3xx_adap->ioaddr + CR_OFFSET);
275 __raw_writel(byte, iop3xx_adap->ioaddr + DBR_OFFSET);
276 cr &= ~IOP3XX_ICR_MSTART;
278 cr |= IOP3XX_ICR_MSTOP;
280 cr &= ~IOP3XX_ICR_MSTOP;
282 cr |= IOP3XX_ICR_TBYTE;
283 __raw_writel(cr, iop3xx_adap->ioaddr + CR_OFFSET);
284 rc = iop3xx_i2c_wait_tx_done(iop3xx_adap, &status);
290 iop3xx_i2c_read_byte(struct i2c_algo_iop3xx_data *iop3xx_adap, char* byte,
293 unsigned long cr = __raw_readl(iop3xx_adap->ioaddr + CR_OFFSET);
297 cr &= ~IOP3XX_ICR_MSTART;
300 cr |= IOP3XX_ICR_MSTOP | IOP3XX_ICR_NACK;
302 cr &= ~(IOP3XX_ICR_MSTOP | IOP3XX_ICR_NACK);
304 cr |= IOP3XX_ICR_TBYTE;
305 __raw_writel(cr, iop3xx_adap->ioaddr + CR_OFFSET);
307 rc = iop3xx_i2c_wait_rx_done(iop3xx_adap, &status);
309 *byte = __raw_readl(iop3xx_adap->ioaddr + DBR_OFFSET);
315 iop3xx_i2c_writebytes(struct i2c_adapter *i2c_adap, const char *buf, int count)
317 struct i2c_algo_iop3xx_data *iop3xx_adap = i2c_adap->algo_data;
321 for (ii = 0; rc == 0 && ii != count; ++ii)
322 rc = iop3xx_i2c_write_byte(iop3xx_adap, buf[ii], ii==count-1);
327 iop3xx_i2c_readbytes(struct i2c_adapter *i2c_adap, char *buf, int count)
329 struct i2c_algo_iop3xx_data *iop3xx_adap = i2c_adap->algo_data;
333 for (ii = 0; rc == 0 && ii != count; ++ii)
334 rc = iop3xx_i2c_read_byte(iop3xx_adap, &buf[ii], ii==count-1);
340 * Description: This function implements combined transactions. Combined
341 * transactions consist of combinations of reading and writing blocks of data.
342 * FROM THE SAME ADDRESS
343 * Each transfer (i.e. a read or a write) is separated by a repeated start
347 iop3xx_i2c_handle_msg(struct i2c_adapter *i2c_adap, struct i2c_msg* pmsg)
349 struct i2c_algo_iop3xx_data *iop3xx_adap = i2c_adap->algo_data;
352 rc = iop3xx_i2c_send_target_addr(iop3xx_adap, pmsg);
357 if ((pmsg->flags&I2C_M_RD)) {
358 return iop3xx_i2c_readbytes(i2c_adap, pmsg->buf, pmsg->len);
360 return iop3xx_i2c_writebytes(i2c_adap, pmsg->buf, pmsg->len);
365 * master_xfer() - main read/write entry
368 iop3xx_i2c_master_xfer(struct i2c_adapter *i2c_adap, struct i2c_msg *msgs,
371 struct i2c_algo_iop3xx_data *iop3xx_adap = i2c_adap->algo_data;
376 iop3xx_i2c_wait_idle(iop3xx_adap, &status);
377 iop3xx_i2c_reset(iop3xx_adap);
378 iop3xx_i2c_enable(iop3xx_adap);
380 for (im = 0; ret == 0 && im != num; im++) {
381 ret = iop3xx_i2c_handle_msg(i2c_adap, &msgs[im]);
384 iop3xx_i2c_transaction_cleanup(iop3xx_adap);
393 iop3xx_i2c_func(struct i2c_adapter *adap)
395 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
398 static const struct i2c_algorithm iop3xx_i2c_algo = {
399 .master_xfer = iop3xx_i2c_master_xfer,
400 .functionality = iop3xx_i2c_func,
404 iop3xx_i2c_remove(struct platform_device *pdev)
406 struct i2c_adapter *padapter = platform_get_drvdata(pdev);
407 struct i2c_algo_iop3xx_data *adapter_data =
408 (struct i2c_algo_iop3xx_data *)padapter->algo_data;
409 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
410 unsigned long cr = __raw_readl(adapter_data->ioaddr + CR_OFFSET);
413 * Disable the actual HW unit
415 cr &= ~(IOP3XX_ICR_ALD_IE | IOP3XX_ICR_BERR_IE |
416 IOP3XX_ICR_RXFULL_IE | IOP3XX_ICR_TXEMPTY_IE);
417 __raw_writel(cr, adapter_data->ioaddr + CR_OFFSET);
419 iounmap((void __iomem*)adapter_data->ioaddr);
420 release_mem_region(res->start, IOP3XX_I2C_IO_SIZE);
424 platform_set_drvdata(pdev, NULL);
430 iop3xx_i2c_probe(struct platform_device *pdev)
432 struct resource *res;
434 struct i2c_adapter *new_adapter;
435 struct i2c_algo_iop3xx_data *adapter_data;
437 new_adapter = kzalloc(sizeof(struct i2c_adapter), GFP_KERNEL);
443 adapter_data = kzalloc(sizeof(struct i2c_algo_iop3xx_data), GFP_KERNEL);
449 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
455 if (!request_mem_region(res->start, IOP3XX_I2C_IO_SIZE, pdev->name)) {
460 /* set the adapter enumeration # */
461 adapter_data->id = i2c_id++;
463 adapter_data->ioaddr = (u32)ioremap(res->start, IOP3XX_I2C_IO_SIZE);
464 if (!adapter_data->ioaddr) {
469 irq = platform_get_irq(pdev, 0);
474 ret = request_irq(irq, iop3xx_i2c_irq_handler, 0,
475 pdev->name, adapter_data);
482 memcpy(new_adapter->name, pdev->name, strlen(pdev->name));
483 new_adapter->id = I2C_HW_IOP3XX;
484 new_adapter->owner = THIS_MODULE;
485 new_adapter->class = I2C_CLASS_HWMON;
486 new_adapter->dev.parent = &pdev->dev;
487 new_adapter->nr = pdev->id;
490 * Default values...should these come in from board code?
492 new_adapter->timeout = 100;
493 new_adapter->retries = 3;
494 new_adapter->algo = &iop3xx_i2c_algo;
496 init_waitqueue_head(&adapter_data->waitq);
497 spin_lock_init(&adapter_data->lock);
499 iop3xx_i2c_reset(adapter_data);
500 iop3xx_i2c_enable(adapter_data);
502 platform_set_drvdata(pdev, new_adapter);
503 new_adapter->algo_data = adapter_data;
505 i2c_add_numbered_adapter(new_adapter);
510 iounmap((void __iomem*)adapter_data->ioaddr);
513 release_mem_region(res->start, IOP3XX_I2C_IO_SIZE);
526 static struct platform_driver iop3xx_i2c_driver = {
527 .probe = iop3xx_i2c_probe,
528 .remove = iop3xx_i2c_remove,
530 .owner = THIS_MODULE,
531 .name = "IOP3xx-I2C",
536 i2c_iop3xx_init (void)
538 return platform_driver_register(&iop3xx_i2c_driver);
542 i2c_iop3xx_exit (void)
544 platform_driver_unregister(&iop3xx_i2c_driver);
548 module_init (i2c_iop3xx_init);
549 module_exit (i2c_iop3xx_exit);
551 MODULE_AUTHOR("D-TACQ Solutions Ltd <www.d-tacq.com>");
552 MODULE_DESCRIPTION("IOP3xx iic algorithm and driver");
553 MODULE_LICENSE("GPL");