1 /******************************************************************************
3 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *****************************************************************************/
30 #include <linux/etherdevice.h>
31 #include <net/mac80211.h>
32 #include "iwl-eeprom.h"
37 #include "iwl-helpers.h"
39 static const u16 default_tid_to_tx_fifo[] = {
59 static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
60 struct iwl_dma_ptr *ptr, size_t size)
62 ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
69 static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
70 struct iwl_dma_ptr *ptr)
72 if (unlikely(!ptr->addr))
75 pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
76 memset(ptr, 0, sizeof(*ptr));
80 * iwl_txq_update_write_ptr - Send new write index to hardware
82 int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
86 int txq_id = txq->q.id;
88 if (txq->need_update == 0)
91 /* if we're trying to save power */
92 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
93 /* wake up nic if it's powered down ...
94 * uCode will wake up, and interrupt us again, so next
95 * time we'll skip this part. */
96 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
98 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
99 IWL_DEBUG_INFO("Requesting wakeup, GP1 = 0x%x\n", reg);
100 iwl_set_bit(priv, CSR_GP_CNTRL,
101 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
105 /* restore this queue's parameters in nic hardware. */
106 ret = iwl_grab_nic_access(priv);
109 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
110 txq->q.write_ptr | (txq_id << 8));
111 iwl_release_nic_access(priv);
113 /* else not in power-save mode, uCode will never sleep when we're
114 * trying to tx (during RFKILL, we're not trying to tx). */
116 iwl_write32(priv, HBUS_TARG_WRPTR,
117 txq->q.write_ptr | (txq_id << 8));
119 txq->need_update = 0;
123 EXPORT_SYMBOL(iwl_txq_update_write_ptr);
127 * iwl_tx_queue_free - Deallocate DMA queue.
128 * @txq: Transmit queue to deallocate.
130 * Empty queue by removing and destroying all BD's.
132 * 0-fill, but do not free "txq" descriptor structure.
134 void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
136 struct iwl_tx_queue *txq = &priv->txq[txq_id];
137 struct iwl_queue *q = &txq->q;
138 struct pci_dev *dev = priv->pci_dev;
144 /* first, empty all BD's */
145 for (; q->write_ptr != q->read_ptr;
146 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
147 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
149 len = sizeof(struct iwl_cmd) * q->n_window;
151 /* De-alloc array of command/tx buffers */
152 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
155 /* De-alloc circular buffer of TFDs */
157 pci_free_consistent(dev, priv->hw_params.tfd_size *
158 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
160 /* De-alloc array of per-TFD driver data */
164 /* 0-fill queue descriptor structure */
165 memset(txq, 0, sizeof(*txq));
167 EXPORT_SYMBOL(iwl_tx_queue_free);
170 * iwl_cmd_queue_free - Deallocate DMA queue.
171 * @txq: Transmit queue to deallocate.
173 * Empty queue by removing and destroying all BD's.
175 * 0-fill, but do not free "txq" descriptor structure.
177 static void iwl_cmd_queue_free(struct iwl_priv *priv)
179 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
180 struct iwl_queue *q = &txq->q;
181 struct pci_dev *dev = priv->pci_dev;
187 len = sizeof(struct iwl_cmd) * q->n_window;
188 len += IWL_MAX_SCAN_SIZE;
190 /* De-alloc array of command/tx buffers */
191 for (i = 0; i <= TFD_CMD_SLOTS; i++)
194 /* De-alloc circular buffer of TFDs */
196 pci_free_consistent(dev, sizeof(struct iwl_tfd) *
197 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
199 /* 0-fill queue descriptor structure */
200 memset(txq, 0, sizeof(*txq));
202 /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
205 * Theory of operation
207 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
208 * of buffer descriptors, each of which points to one or more data buffers for
209 * the device to read from or fill. Driver and device exchange status of each
210 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
211 * entries in each circular buffer, to protect against confusing empty and full
214 * The device reads or writes the data in the queues via the device's several
215 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
217 * For Tx queue, there are low mark and high mark limits. If, after queuing
218 * the packet for Tx, free space become < low mark, Tx queue stopped. When
219 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
222 * See more detailed info in iwl-4965-hw.h.
223 ***************************************************/
225 int iwl_queue_space(const struct iwl_queue *q)
227 int s = q->read_ptr - q->write_ptr;
229 if (q->read_ptr > q->write_ptr)
234 /* keep some reserve to not confuse empty and full situations */
240 EXPORT_SYMBOL(iwl_queue_space);
244 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
246 static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
247 int count, int slots_num, u32 id)
250 q->n_window = slots_num;
253 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
254 * and iwl_queue_dec_wrap are broken. */
255 BUG_ON(!is_power_of_2(count));
257 /* slots_num must be power-of-two size, otherwise
258 * get_cmd_index is broken. */
259 BUG_ON(!is_power_of_2(slots_num));
261 q->low_mark = q->n_window / 4;
265 q->high_mark = q->n_window / 8;
266 if (q->high_mark < 2)
269 q->write_ptr = q->read_ptr = 0;
275 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
277 static int iwl_tx_queue_alloc(struct iwl_priv *priv,
278 struct iwl_tx_queue *txq, u32 id)
280 struct pci_dev *dev = priv->pci_dev;
282 /* Driver private data, only for Tx (not command) queues,
283 * not shared with device. */
284 if (id != IWL_CMD_QUEUE_NUM) {
285 txq->txb = kmalloc(sizeof(txq->txb[0]) *
286 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
288 IWL_ERR(priv, "kmalloc for auxiliary BD "
289 "structures failed\n");
295 /* Circular buffer of transmit frame descriptors (TFDs),
296 * shared with device */
297 txq->tfds = pci_alloc_consistent(dev,
298 priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX,
302 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n",
303 priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX);
318 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
320 int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
321 int slots_num, u32 txq_id)
327 * Alloc buffer array for commands (Tx or other types of commands).
328 * For the command queue (#4), allocate command space + one big
329 * command for scan, since scan command is very huge; the system will
330 * not have two scans at the same time, so only one is needed.
331 * For normal Tx queues (all other queues), no super-size command
334 len = sizeof(struct iwl_cmd);
335 for (i = 0; i <= slots_num; i++) {
336 if (i == slots_num) {
337 if (txq_id == IWL_CMD_QUEUE_NUM)
338 len += IWL_MAX_SCAN_SIZE;
343 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
348 /* Alloc driver data array and TFD circular buffer */
349 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
353 txq->need_update = 0;
355 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
356 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
357 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
359 /* Initialize queue's high/low-water marks, and head/tail indexes */
360 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
362 /* Tell device where to find queue */
363 priv->cfg->ops->lib->txq_init(priv, txq);
367 for (i = 0; i < slots_num; i++) {
372 if (txq_id == IWL_CMD_QUEUE_NUM) {
373 kfree(txq->cmd[slots_num]);
374 txq->cmd[slots_num] = NULL;
378 EXPORT_SYMBOL(iwl_tx_queue_init);
381 * iwl_hw_txq_ctx_free - Free TXQ Context
383 * Destroy all TX DMA queues and structures
385 void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
390 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
391 if (txq_id == IWL_CMD_QUEUE_NUM)
392 iwl_cmd_queue_free(priv);
394 iwl_tx_queue_free(priv, txq_id);
396 iwl_free_dma_ptr(priv, &priv->kw);
398 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
400 EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
403 * iwl_txq_ctx_reset - Reset TX queue context
404 * Destroys all DMA structures and initialize them again
409 int iwl_txq_ctx_reset(struct iwl_priv *priv)
412 int txq_id, slots_num;
415 /* Free all tx/cmd queues and keep-warm buffer */
416 iwl_hw_txq_ctx_free(priv);
418 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
419 priv->hw_params.scd_bc_tbls_size);
421 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
424 /* Alloc keep-warm buffer */
425 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
427 IWL_ERR(priv, "Keep Warm allocation failed\n");
430 spin_lock_irqsave(&priv->lock, flags);
431 ret = iwl_grab_nic_access(priv);
433 spin_unlock_irqrestore(&priv->lock, flags);
437 /* Turn off all Tx DMA fifos */
438 priv->cfg->ops->lib->txq_set_sched(priv, 0);
440 /* Tell NIC where to find the "keep warm" buffer */
441 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
443 iwl_release_nic_access(priv);
444 spin_unlock_irqrestore(&priv->lock, flags);
446 /* Alloc and init all Tx queues, including the command queue (#4) */
447 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
448 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
449 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
450 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
453 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
461 iwl_hw_txq_ctx_free(priv);
463 iwl_free_dma_ptr(priv, &priv->kw);
465 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
471 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
473 void iwl_txq_ctx_stop(struct iwl_priv *priv)
478 /* Turn off all Tx DMA fifos */
479 spin_lock_irqsave(&priv->lock, flags);
480 if (iwl_grab_nic_access(priv)) {
481 spin_unlock_irqrestore(&priv->lock, flags);
485 priv->cfg->ops->lib->txq_set_sched(priv, 0);
487 /* Stop each Tx DMA channel, and wait for it to be idle */
488 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
489 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
490 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
491 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
494 iwl_release_nic_access(priv);
495 spin_unlock_irqrestore(&priv->lock, flags);
497 /* Deallocate memory for all Tx queues */
498 iwl_hw_txq_ctx_free(priv);
500 EXPORT_SYMBOL(iwl_txq_ctx_stop);
503 * handle build REPLY_TX command notification.
505 static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
506 struct iwl_tx_cmd *tx_cmd,
507 struct ieee80211_tx_info *info,
508 struct ieee80211_hdr *hdr,
511 __le16 fc = hdr->frame_control;
512 __le32 tx_flags = tx_cmd->tx_flags;
514 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
515 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
516 tx_flags |= TX_CMD_FLG_ACK_MSK;
517 if (ieee80211_is_mgmt(fc))
518 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
519 if (ieee80211_is_probe_resp(fc) &&
520 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
521 tx_flags |= TX_CMD_FLG_TSF_MSK;
523 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
524 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
527 if (ieee80211_is_back_req(fc))
528 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
531 tx_cmd->sta_id = std_id;
532 if (ieee80211_has_morefrags(fc))
533 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
535 if (ieee80211_is_data_qos(fc)) {
536 u8 *qc = ieee80211_get_qos_ctl(hdr);
537 tx_cmd->tid_tspec = qc[0] & 0xf;
538 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
540 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
543 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
545 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
546 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
548 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
549 if (ieee80211_is_mgmt(fc)) {
550 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
551 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
553 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
555 tx_cmd->timeout.pm_frame_timeout = 0;
558 tx_cmd->driver_txop = 0;
559 tx_cmd->tx_flags = tx_flags;
560 tx_cmd->next_frame_len = 0;
563 #define RTS_HCCA_RETRY_LIMIT 3
564 #define RTS_DFAULT_RETRY_LIMIT 60
566 static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
567 struct iwl_tx_cmd *tx_cmd,
568 struct ieee80211_tx_info *info,
569 __le16 fc, int sta_id,
574 u8 rts_retry_limit = 0;
575 u8 data_retry_limit = 0;
578 rate_idx = min(ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xffff,
581 rate_plcp = iwl_rates[rate_idx].plcp;
583 rts_retry_limit = (is_hcca) ?
584 RTS_HCCA_RETRY_LIMIT : RTS_DFAULT_RETRY_LIMIT;
586 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
587 rate_flags |= RATE_MCS_CCK_MSK;
590 if (ieee80211_is_probe_resp(fc)) {
591 data_retry_limit = 3;
592 if (data_retry_limit < rts_retry_limit)
593 rts_retry_limit = data_retry_limit;
595 data_retry_limit = IWL_DEFAULT_TX_RETRY;
597 if (priv->data_retry_limit != -1)
598 data_retry_limit = priv->data_retry_limit;
601 if (ieee80211_is_data(fc)) {
602 tx_cmd->initial_rate_index = 0;
603 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
605 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
606 case cpu_to_le16(IEEE80211_STYPE_AUTH):
607 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
608 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
609 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
610 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
611 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
612 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
619 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
620 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
623 tx_cmd->rts_retry_limit = rts_retry_limit;
624 tx_cmd->data_retry_limit = data_retry_limit;
625 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
628 static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
629 struct ieee80211_tx_info *info,
630 struct iwl_tx_cmd *tx_cmd,
631 struct sk_buff *skb_frag,
634 struct ieee80211_key_conf *keyconf = info->control.hw_key;
636 switch (keyconf->alg) {
638 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
639 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
640 if (info->flags & IEEE80211_TX_CTL_AMPDU)
641 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
642 IWL_DEBUG_TX("tx_cmd with AES hwcrypto\n");
646 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
647 ieee80211_get_tkip_key(keyconf, skb_frag,
648 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
649 IWL_DEBUG_TX("tx_cmd with tkip hwcrypto\n");
653 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
654 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
656 if (keyconf->keylen == WEP_KEY_LEN_128)
657 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
659 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
661 IWL_DEBUG_TX("Configuring packet for WEP encryption "
662 "with key %d\n", keyconf->keyidx);
666 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
671 static void iwl_update_tx_stats(struct iwl_priv *priv, u16 fc, u16 len)
673 /* 0 - mgmt, 1 - cnt, 2 - data */
674 int idx = (fc & IEEE80211_FCTL_FTYPE) >> 2;
675 priv->tx_stats[idx].cnt++;
676 priv->tx_stats[idx].bytes += len;
680 * start REPLY_TX command process
682 int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
684 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
685 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
686 struct iwl_tx_queue *txq;
688 struct iwl_cmd *out_cmd;
689 struct iwl_tx_cmd *tx_cmd;
691 dma_addr_t phys_addr;
692 dma_addr_t txcmd_phys;
693 dma_addr_t scratch_phys;
699 u8 wait_write_ptr = 0;
705 spin_lock_irqsave(&priv->lock, flags);
706 if (iwl_is_rfkill(priv)) {
707 IWL_DEBUG_DROP("Dropping - RF KILL\n");
711 if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) ==
713 IWL_ERR(priv, "ERROR: No TX rate available.\n");
717 fc = hdr->frame_control;
719 #ifdef CONFIG_IWLWIFI_DEBUG
720 if (ieee80211_is_auth(fc))
721 IWL_DEBUG_TX("Sending AUTH frame\n");
722 else if (ieee80211_is_assoc_req(fc))
723 IWL_DEBUG_TX("Sending ASSOC frame\n");
724 else if (ieee80211_is_reassoc_req(fc))
725 IWL_DEBUG_TX("Sending REASSOC frame\n");
728 /* drop all data frame if we are not associated */
729 if (ieee80211_is_data(fc) &&
730 (priv->iw_mode != NL80211_IFTYPE_MONITOR ||
731 !(info->flags & IEEE80211_TX_CTL_INJECTED)) && /* packet injection */
732 (!iwl_is_associated(priv) ||
733 ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
734 !priv->assoc_station_added)) {
735 IWL_DEBUG_DROP("Dropping - !iwl_is_associated\n");
739 spin_unlock_irqrestore(&priv->lock, flags);
741 hdr_len = ieee80211_hdrlen(fc);
743 /* Find (or create) index into station table for destination station */
744 sta_id = iwl_get_sta_id(priv, hdr);
745 if (sta_id == IWL_INVALID_STATION) {
746 IWL_DEBUG_DROP("Dropping - INVALID STATION: %pM\n",
751 IWL_DEBUG_TX("station Id %d\n", sta_id);
753 swq_id = skb_get_queue_mapping(skb);
755 if (ieee80211_is_data_qos(fc)) {
756 qc = ieee80211_get_qos_ctl(hdr);
757 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
758 seq_number = priv->stations[sta_id].tid[tid].seq_number;
759 seq_number &= IEEE80211_SCTL_SEQ;
760 hdr->seq_ctrl = hdr->seq_ctrl &
761 __constant_cpu_to_le16(IEEE80211_SCTL_FRAG);
762 hdr->seq_ctrl |= cpu_to_le16(seq_number);
764 /* aggregation is on for this <sta,tid> */
765 if (info->flags & IEEE80211_TX_CTL_AMPDU)
766 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
767 priv->stations[sta_id].tid[tid].tfds_in_queue++;
770 txq = &priv->txq[txq_id];
772 txq->swq_id = swq_id;
774 spin_lock_irqsave(&priv->lock, flags);
776 /* Set up driver data for this TFD */
777 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
778 txq->txb[q->write_ptr].skb[0] = skb;
780 /* Set up first empty entry in queue's array of Tx/cmd buffers */
781 out_cmd = txq->cmd[q->write_ptr];
782 tx_cmd = &out_cmd->cmd.tx;
783 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
784 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
787 * Set up the Tx-command (not MAC!) header.
788 * Store the chosen Tx queue and TFD index within the sequence field;
789 * after Tx, uCode's Tx response will return this value so driver can
790 * locate the frame within the tx queue and do post-tx processing.
792 out_cmd->hdr.cmd = REPLY_TX;
793 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
794 INDEX_TO_SEQ(q->write_ptr)));
796 /* Copy MAC header from skb into command buffer */
797 memcpy(tx_cmd->hdr, hdr, hdr_len);
800 * Use the first empty entry in this queue's command buffer array
801 * to contain the Tx command and MAC header concatenated together
802 * (payload data will be in another buffer).
803 * Size of this varies, due to varying MAC header length.
804 * If end is not dword aligned, we'll have 2 extra bytes at the end
805 * of the MAC header (device reads on dword boundaries).
806 * We'll tell device about this padding later.
808 len = sizeof(struct iwl_tx_cmd) +
809 sizeof(struct iwl_cmd_header) + hdr_len;
812 len = (len + 3) & ~3;
819 /* Physical address of this Tx command's header (not MAC header!),
820 * within command buffer array. */
821 txcmd_phys = pci_map_single(priv->pci_dev,
822 out_cmd, sizeof(struct iwl_cmd),
824 pci_unmap_addr_set(&out_cmd->meta, mapping, txcmd_phys);
825 pci_unmap_len_set(&out_cmd->meta, len, sizeof(struct iwl_cmd));
826 /* Add buffer containing Tx command and MAC(!) header to TFD's
828 txcmd_phys += offsetof(struct iwl_cmd, hdr);
829 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
830 txcmd_phys, len, 1, 0);
832 if (info->control.hw_key)
833 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
835 /* Set up TFD's 2nd entry to point directly to remainder of skb,
836 * if any (802.11 null frames have no payload). */
837 len = skb->len - hdr_len;
839 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
840 len, PCI_DMA_TODEVICE);
841 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
846 /* Tell NIC about any 2-byte padding after MAC header */
848 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
850 /* Total # bytes to be transmitted */
852 tx_cmd->len = cpu_to_le16(len);
853 /* TODO need this for burst mode later on */
854 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
856 /* set is_hcca to 0; it probably will never be implemented */
857 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, sta_id, 0);
859 iwl_update_tx_stats(priv, le16_to_cpu(fc), len);
861 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
862 offsetof(struct iwl_tx_cmd, scratch);
863 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
864 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
866 if (!ieee80211_has_morefrags(hdr->frame_control)) {
867 txq->need_update = 1;
869 priv->stations[sta_id].tid[tid].seq_number = seq_number;
872 txq->need_update = 0;
875 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
877 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
879 /* Set up entry for this TFD in Tx byte-count array */
880 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, len);
882 /* Tell device the write index *just past* this latest filled TFD */
883 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
884 ret = iwl_txq_update_write_ptr(priv, txq);
885 spin_unlock_irqrestore(&priv->lock, flags);
890 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
891 if (wait_write_ptr) {
892 spin_lock_irqsave(&priv->lock, flags);
893 txq->need_update = 1;
894 iwl_txq_update_write_ptr(priv, txq);
895 spin_unlock_irqrestore(&priv->lock, flags);
897 ieee80211_stop_queue(priv->hw, txq->swq_id);
904 spin_unlock_irqrestore(&priv->lock, flags);
908 EXPORT_SYMBOL(iwl_tx_skb);
910 /*************** HOST COMMAND QUEUE FUNCTIONS *****/
913 * iwl_enqueue_hcmd - enqueue a uCode command
914 * @priv: device private data point
915 * @cmd: a point to the ucode command structure
917 * The function returns < 0 values to indicate the operation is
918 * failed. On success, it turns the index (> 0) of command in the
921 int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
923 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
924 struct iwl_queue *q = &txq->q;
925 struct iwl_cmd *out_cmd;
926 dma_addr_t phys_addr;
932 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
933 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
935 /* If any of the command structures end up being larger than
936 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
937 * we will need to increase the size of the TFD entries */
938 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
939 !(cmd->meta.flags & CMD_SIZE_HUGE));
941 if (iwl_is_rfkill(priv)) {
942 IWL_DEBUG_INFO("Not sending command - RF KILL");
946 if (iwl_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
947 IWL_ERR(priv, "No space for Tx\n");
951 spin_lock_irqsave(&priv->hcmd_lock, flags);
953 idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE);
954 out_cmd = txq->cmd[idx];
956 out_cmd->hdr.cmd = cmd->id;
957 memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
958 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
960 /* At this point, the out_cmd now has all of the incoming cmd
963 out_cmd->hdr.flags = 0;
964 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
965 INDEX_TO_SEQ(q->write_ptr));
966 if (out_cmd->meta.flags & CMD_SIZE_HUGE)
967 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
968 len = (idx == TFD_CMD_SLOTS) ?
969 IWL_MAX_SCAN_SIZE : sizeof(struct iwl_cmd);
971 phys_addr = pci_map_single(priv->pci_dev, out_cmd,
972 len, PCI_DMA_TODEVICE);
973 pci_unmap_addr_set(&out_cmd->meta, mapping, phys_addr);
974 pci_unmap_len_set(&out_cmd->meta, len, len);
975 phys_addr += offsetof(struct iwl_cmd, hdr);
977 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
978 phys_addr, fix_size, 1,
981 #ifdef CONFIG_IWLWIFI_DEBUG
982 switch (out_cmd->hdr.cmd) {
983 case REPLY_TX_LINK_QUALITY_CMD:
984 case SENSITIVITY_CMD:
985 IWL_DEBUG_HC_DUMP("Sending command %s (#%x), seq: 0x%04X, "
986 "%d bytes at %d[%d]:%d\n",
987 get_cmd_string(out_cmd->hdr.cmd),
989 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
990 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
993 IWL_DEBUG_HC("Sending command %s (#%x), seq: 0x%04X, "
994 "%d bytes at %d[%d]:%d\n",
995 get_cmd_string(out_cmd->hdr.cmd),
997 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
998 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1001 txq->need_update = 1;
1003 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
1004 /* Set up entry in queue's byte count circular buffer */
1005 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
1007 /* Increment and update queue's write index */
1008 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1009 ret = iwl_txq_update_write_ptr(priv, txq);
1011 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
1012 return ret ? ret : idx;
1015 int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1017 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1018 struct iwl_queue *q = &txq->q;
1019 struct iwl_tx_info *tx_info;
1022 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
1023 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1024 "is out of range [0-%d] %d %d.\n", txq_id,
1025 index, q->n_bd, q->write_ptr, q->read_ptr);
1029 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1030 q->read_ptr != index;
1031 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1033 tx_info = &txq->txb[txq->q.read_ptr];
1034 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
1035 tx_info->skb[0] = NULL;
1037 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1038 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1040 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
1045 EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1049 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
1051 * When FW advances 'R' index, all entries between old and new 'R' index
1052 * need to be reclaimed. As result, some free space forms. If there is
1053 * enough free space (> low mark), wake the stack that feeds us.
1055 static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1056 int idx, int cmd_idx)
1058 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1059 struct iwl_queue *q = &txq->q;
1062 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
1063 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
1064 "is out of range [0-%d] %d %d.\n", txq_id,
1065 idx, q->n_bd, q->write_ptr, q->read_ptr);
1069 pci_unmap_single(priv->pci_dev,
1070 pci_unmap_addr(&txq->cmd[cmd_idx]->meta, mapping),
1071 pci_unmap_len(&txq->cmd[cmd_idx]->meta, len),
1074 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1075 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1078 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
1079 q->write_ptr, q->read_ptr);
1080 queue_work(priv->workqueue, &priv->restart);
1087 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
1088 * @rxb: Rx buffer to reclaim
1090 * If an Rx buffer has an async callback associated with it the callback
1091 * will be executed. The attached skb (if present) will only be freed
1092 * if the callback returns 1
1094 void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1096 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1097 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1098 int txq_id = SEQ_TO_QUEUE(sequence);
1099 int index = SEQ_TO_INDEX(sequence);
1101 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
1102 struct iwl_cmd *cmd;
1104 /* If a Tx command is being handled and it isn't in the actual
1105 * command queue then there a command routing bug has been introduced
1106 * in the queue management code. */
1107 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
1108 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1110 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1111 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
1112 iwl_print_hex_dump(priv, IWL_DL_INFO , rxb, 32);
1116 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
1117 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
1119 /* Input error checking is done when commands are added to queue. */
1120 if (cmd->meta.flags & CMD_WANT_SKB) {
1121 cmd->meta.source->u.skb = rxb->skb;
1123 } else if (cmd->meta.u.callback &&
1124 !cmd->meta.u.callback(priv, cmd, rxb->skb))
1127 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
1129 if (!(cmd->meta.flags & CMD_ASYNC)) {
1130 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1131 wake_up_interruptible(&priv->wait_command_queue);
1134 EXPORT_SYMBOL(iwl_tx_cmd_complete);
1137 * Find first available (lowest unused) Tx Queue, mark it "active".
1138 * Called only when finding queue for aggregation.
1139 * Should never return anything < 7, because they should already
1140 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
1142 static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1146 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1147 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1152 int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1158 unsigned long flags;
1159 struct iwl_tid_data *tid_data;
1161 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1162 tx_fifo = default_tid_to_tx_fifo[tid];
1166 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
1169 sta_id = iwl_find_station(priv, ra);
1170 if (sta_id == IWL_INVALID_STATION)
1173 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
1174 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
1178 txq_id = iwl_txq_ctx_activate_free(priv);
1182 spin_lock_irqsave(&priv->sta_lock, flags);
1183 tid_data = &priv->stations[sta_id].tid[tid];
1184 *ssn = SEQ_TO_SN(tid_data->seq_number);
1185 tid_data->agg.txq_id = txq_id;
1186 spin_unlock_irqrestore(&priv->sta_lock, flags);
1188 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1193 if (tid_data->tfds_in_queue == 0) {
1194 IWL_ERR(priv, "HW queue is empty\n");
1195 tid_data->agg.state = IWL_AGG_ON;
1196 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1198 IWL_DEBUG_HT("HW queue is NOT empty: %d packets in HW queue\n",
1199 tid_data->tfds_in_queue);
1200 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1204 EXPORT_SYMBOL(iwl_tx_agg_start);
1206 int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1208 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1209 struct iwl_tid_data *tid_data;
1210 int ret, write_ptr, read_ptr;
1211 unsigned long flags;
1214 IWL_ERR(priv, "ra = NULL\n");
1218 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1219 tx_fifo_id = default_tid_to_tx_fifo[tid];
1223 sta_id = iwl_find_station(priv, ra);
1225 if (sta_id == IWL_INVALID_STATION)
1228 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
1229 IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
1231 tid_data = &priv->stations[sta_id].tid[tid];
1232 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1233 txq_id = tid_data->agg.txq_id;
1234 write_ptr = priv->txq[txq_id].q.write_ptr;
1235 read_ptr = priv->txq[txq_id].q.read_ptr;
1237 /* The queue is not empty */
1238 if (write_ptr != read_ptr) {
1239 IWL_DEBUG_HT("Stopping a non empty AGG HW QUEUE\n");
1240 priv->stations[sta_id].tid[tid].agg.state =
1241 IWL_EMPTYING_HW_QUEUE_DELBA;
1245 IWL_DEBUG_HT("HW queue is empty\n");
1246 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1248 spin_lock_irqsave(&priv->lock, flags);
1249 ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
1251 spin_unlock_irqrestore(&priv->lock, flags);
1256 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1260 EXPORT_SYMBOL(iwl_tx_agg_stop);
1262 int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1264 struct iwl_queue *q = &priv->txq[txq_id].q;
1265 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1266 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1268 switch (priv->stations[sta_id].tid[tid].agg.state) {
1269 case IWL_EMPTYING_HW_QUEUE_DELBA:
1270 /* We are reclaiming the last packet of the */
1271 /* aggregated HW queue */
1272 if ((txq_id == tid_data->agg.txq_id) &&
1273 (q->read_ptr == q->write_ptr)) {
1274 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1275 int tx_fifo = default_tid_to_tx_fifo[tid];
1276 IWL_DEBUG_HT("HW queue empty: continue DELBA flow\n");
1277 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1279 tid_data->agg.state = IWL_AGG_OFF;
1280 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1283 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1284 /* We are reclaiming the last packet of the queue */
1285 if (tid_data->tfds_in_queue == 0) {
1286 IWL_DEBUG_HT("HW queue empty: continue ADDBA flow\n");
1287 tid_data->agg.state = IWL_AGG_ON;
1288 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1294 EXPORT_SYMBOL(iwl_txq_check_empty);
1297 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
1299 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
1300 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
1302 static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1303 struct iwl_ht_agg *agg,
1304 struct iwl_compressed_ba_resp *ba_resp)
1308 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1309 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1312 struct ieee80211_tx_info *info;
1314 if (unlikely(!agg->wait_for_ba)) {
1315 IWL_ERR(priv, "Received BA when not expected\n");
1319 /* Mark that the expected block-ack response arrived */
1320 agg->wait_for_ba = 0;
1321 IWL_DEBUG_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
1323 /* Calculate shift to align block-ack bits with our Tx window bits */
1324 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
1325 if (sh < 0) /* tbw something is wrong with indices */
1328 /* don't use 64-bit values for now */
1329 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1331 if (agg->frame_count > (64 - sh)) {
1332 IWL_DEBUG_TX_REPLY("more frames than bitmap size");
1336 /* check for success or failure according to the
1337 * transmitted bitmap and block-ack bitmap */
1338 bitmap &= agg->bitmap;
1340 /* For each frame attempted in aggregation,
1341 * update driver's record of tx frame's status. */
1342 for (i = 0; i < agg->frame_count ; i++) {
1343 ack = bitmap & (1ULL << i);
1345 IWL_DEBUG_TX_REPLY("%s ON i=%d idx=%d raw=%d\n",
1346 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
1347 agg->start_idx + i);
1350 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1351 memset(&info->status, 0, sizeof(info->status));
1352 info->flags = IEEE80211_TX_STAT_ACK;
1353 info->flags |= IEEE80211_TX_STAT_AMPDU;
1354 info->status.ampdu_ack_map = successes;
1355 info->status.ampdu_ack_len = agg->frame_count;
1356 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1358 IWL_DEBUG_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
1364 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
1366 * Handles block-acknowledge notification from device, which reports success
1367 * of frames sent via aggregation.
1369 void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1370 struct iwl_rx_mem_buffer *rxb)
1372 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1373 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
1374 struct iwl_tx_queue *txq = NULL;
1375 struct iwl_ht_agg *agg;
1380 /* "flow" corresponds to Tx queue */
1381 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1383 /* "ssn" is start of block-ack Tx window, corresponds to index
1384 * (in Tx queue's circular buffer) of first TFD/frame in window */
1385 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1387 if (scd_flow >= priv->hw_params.max_txq_num) {
1389 "BUG_ON scd_flow is bigger than number of queues\n");
1393 txq = &priv->txq[scd_flow];
1394 sta_id = ba_resp->sta_id;
1396 agg = &priv->stations[sta_id].tid[tid].agg;
1398 /* Find index just before block-ack window */
1399 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1401 /* TODO: Need to get this copy more safely - now good for debug */
1403 IWL_DEBUG_TX_REPLY("REPLY_COMPRESSED_BA [%d] Received from %pM, "
1406 (u8 *) &ba_resp->sta_addr_lo32,
1408 IWL_DEBUG_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
1409 "%d, scd_ssn = %d\n",
1412 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1415 IWL_DEBUG_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx \n",
1417 (unsigned long long)agg->bitmap);
1419 /* Update driver's record of ACK vs. not for each frame in window */
1420 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1422 /* Release all TFDs before the SSN, i.e. all TFDs in front of
1423 * block-ack window (we assume that they've been successfully
1424 * transmitted ... if not, it's too late anyway). */
1425 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1426 /* calculate mac80211 ampdu sw queue to wake */
1427 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
1428 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1430 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1431 priv->mac80211_registered &&
1432 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
1433 ieee80211_wake_queue(priv->hw, txq->swq_id);
1435 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
1438 EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1440 #ifdef CONFIG_IWLWIFI_DEBUG
1441 #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1443 const char *iwl_get_tx_fail_reason(u32 status)
1445 switch (status & TX_STATUS_MSK) {
1446 case TX_STATUS_SUCCESS:
1448 TX_STATUS_ENTRY(SHORT_LIMIT);
1449 TX_STATUS_ENTRY(LONG_LIMIT);
1450 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1451 TX_STATUS_ENTRY(MGMNT_ABORT);
1452 TX_STATUS_ENTRY(NEXT_FRAG);
1453 TX_STATUS_ENTRY(LIFE_EXPIRE);
1454 TX_STATUS_ENTRY(DEST_PS);
1455 TX_STATUS_ENTRY(ABORTED);
1456 TX_STATUS_ENTRY(BT_RETRY);
1457 TX_STATUS_ENTRY(STA_INVALID);
1458 TX_STATUS_ENTRY(FRAG_DROPPED);
1459 TX_STATUS_ENTRY(TID_DISABLE);
1460 TX_STATUS_ENTRY(FRAME_FLUSHED);
1461 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1462 TX_STATUS_ENTRY(TX_LOCKED);
1463 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1468 EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1469 #endif /* CONFIG_IWLWIFI_DEBUG */