2 * eisa.c - provide support for EISA adapters in PA-RISC machines
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
9 * Copyright (c) 2001 Matthew Wilcox for Hewlett Packard
10 * Copyright (c) 2001 Daniel Engstrom <5116@telia.com>
12 * There are two distinct EISA adapters. Mongoose is found in machines
13 * before the 712; then the Wax ASIC is used. To complicate matters, the
14 * Wax ASIC also includes a PS/2 and RS-232 controller, but those are
15 * dealt with elsewhere; this file is concerned only with the EISA portions
21 * To allow an ISA card to work properly in the EISA slot you need to
22 * set an edge trigger level. This may be done on the palo command line
23 * by adding the kernel parameter "eisa_irq_edge=n,n2,[...]]", with
24 * n and n2 as the irq levels you want to use.
26 * Example: "eisa_irq_edge=10,11" allows ISA cards to operate at
27 * irq levels 10 and 11.
30 #include <linux/init.h>
31 #include <linux/ioport.h>
32 #include <linux/interrupt.h>
33 #include <linux/kernel.h>
34 #include <linux/module.h>
35 #include <linux/pci.h>
36 #include <linux/spinlock.h>
37 #include <linux/eisa.h>
39 #include <asm/byteorder.h>
41 #include <asm/hardware.h>
42 #include <asm/processor.h>
43 #include <asm/parisc-device.h>
44 #include <asm/delay.h>
45 #include <asm/eisa_bus.h>
46 #include <asm/eisa_eeprom.h>
49 #define EISA_DBG(msg, arg... ) printk(KERN_DEBUG "eisa: " msg , ## arg )
51 #define EISA_DBG(msg, arg... )
54 #define SNAKES_EEPROM_BASE_ADDR 0xF0810400
55 #define MIRAGE_EEPROM_BASE_ADDR 0xF00C0400
57 static DEFINE_SPINLOCK(eisa_irq_lock);
59 void __iomem *eisa_eeprom_addr __read_mostly;
61 /* We can only have one EISA adapter in the system because neither
62 * implementation can be flexed.
64 static struct eisa_ba {
65 struct pci_hba_data hba;
66 unsigned long eeprom_addr;
67 struct eisa_root_device root;
72 static inline unsigned long eisa_permute(unsigned short port)
75 return 0xfc000000 | ((port & 0xfc00) >> 6)
76 | ((port & 0x3f8) << 9) | (port & 7);
78 return 0xfc000000 | port;
82 unsigned char eisa_in8(unsigned short port)
85 return gsc_readb(eisa_permute(port));
89 unsigned short eisa_in16(unsigned short port)
92 return le16_to_cpu(gsc_readw(eisa_permute(port)));
96 unsigned int eisa_in32(unsigned short port)
99 return le32_to_cpu(gsc_readl(eisa_permute(port)));
103 void eisa_out8(unsigned char data, unsigned short port)
106 gsc_writeb(data, eisa_permute(port));
109 void eisa_out16(unsigned short data, unsigned short port)
112 gsc_writew(cpu_to_le16(data), eisa_permute(port));
115 void eisa_out32(unsigned int data, unsigned short port)
118 gsc_writel(cpu_to_le32(data), eisa_permute(port));
122 /* We call these directly without PCI. See asm/io.h. */
123 EXPORT_SYMBOL(eisa_in8);
124 EXPORT_SYMBOL(eisa_in16);
125 EXPORT_SYMBOL(eisa_in32);
126 EXPORT_SYMBOL(eisa_out8);
127 EXPORT_SYMBOL(eisa_out16);
128 EXPORT_SYMBOL(eisa_out32);
131 /* Interrupt handling */
133 /* cached interrupt mask registers */
134 static int master_mask;
135 static int slave_mask;
137 /* the trig level can be set with the
138 * eisa_irq_edge=n,n,n commandline parameter
139 * We should really read this from the EEPROM
142 /* irq 13,8,2,1,0 must be edge */
143 static unsigned int eisa_irq_level __read_mostly; /* default to edge triggered */
146 /* called by free irq */
147 static void eisa_disable_irq(unsigned int irq)
151 EISA_DBG("disable irq %d\n", irq);
152 /* just mask for now */
153 spin_lock_irqsave(&eisa_irq_lock, flags);
155 slave_mask |= (1 << (irq&7));
156 eisa_out8(slave_mask, 0xa1);
158 master_mask |= (1 << (irq&7));
159 eisa_out8(master_mask, 0x21);
161 spin_unlock_irqrestore(&eisa_irq_lock, flags);
162 EISA_DBG("pic0 mask %02x\n", eisa_in8(0x21));
163 EISA_DBG("pic1 mask %02x\n", eisa_in8(0xa1));
166 /* called by request irq */
167 static void eisa_enable_irq(unsigned int irq)
170 EISA_DBG("enable irq %d\n", irq);
172 spin_lock_irqsave(&eisa_irq_lock, flags);
174 slave_mask &= ~(1 << (irq&7));
175 eisa_out8(slave_mask, 0xa1);
177 master_mask &= ~(1 << (irq&7));
178 eisa_out8(master_mask, 0x21);
180 spin_unlock_irqrestore(&eisa_irq_lock, flags);
181 EISA_DBG("pic0 mask %02x\n", eisa_in8(0x21));
182 EISA_DBG("pic1 mask %02x\n", eisa_in8(0xa1));
185 static unsigned int eisa_startup_irq(unsigned int irq)
187 eisa_enable_irq(irq);
191 static struct hw_interrupt_type eisa_interrupt_type = {
193 .startup = eisa_startup_irq,
194 .shutdown = eisa_disable_irq,
195 .enable = eisa_enable_irq,
196 .disable = eisa_disable_irq,
201 static irqreturn_t eisa_irq(int wax_irq, void *intr_dev)
203 int irq = gsc_readb(0xfc01f000); /* EISA supports 16 irqs */
206 spin_lock_irqsave(&eisa_irq_lock, flags);
207 /* read IRR command */
208 eisa_out8(0x0a, 0x20);
209 eisa_out8(0x0a, 0xa0);
211 EISA_DBG("irq IAR %02x 8259-1 irr %02x 8259-2 irr %02x\n",
212 irq, eisa_in8(0x20), eisa_in8(0xa0));
214 /* read ISR command */
215 eisa_out8(0x0a, 0x20);
216 eisa_out8(0x0a, 0xa0);
217 EISA_DBG("irq 8259-1 isr %02x imr %02x 8259-2 isr %02x imr %02x\n",
218 eisa_in8(0x20), eisa_in8(0x21), eisa_in8(0xa0), eisa_in8(0xa1));
222 /* mask irq and write eoi */
224 slave_mask |= (1 << (irq&7));
225 eisa_out8(slave_mask, 0xa1);
226 eisa_out8(0x60 | (irq&7),0xa0);/* 'Specific EOI' to slave */
227 eisa_out8(0x62,0x20); /* 'Specific EOI' to master-IRQ2 */
230 master_mask |= (1 << (irq&7));
231 eisa_out8(master_mask, 0x21);
232 eisa_out8(0x60|irq,0x20); /* 'Specific EOI' to master */
234 spin_unlock_irqrestore(&eisa_irq_lock, flags);
238 spin_lock_irqsave(&eisa_irq_lock, flags);
241 slave_mask &= ~(1 << (irq&7));
242 eisa_out8(slave_mask, 0xa1);
244 master_mask &= ~(1 << (irq&7));
245 eisa_out8(master_mask, 0x21);
247 spin_unlock_irqrestore(&eisa_irq_lock, flags);
251 static irqreturn_t dummy_irq2_handler(int _, void *dev)
253 printk(KERN_ALERT "eisa: uhh, irq2?\n");
257 static struct irqaction irq2_action = {
258 .handler = dummy_irq2_handler,
262 static void init_eisa_pic(void)
266 spin_lock_irqsave(&eisa_irq_lock, flags);
268 eisa_out8(0xff, 0x21); /* mask during init */
269 eisa_out8(0xff, 0xa1); /* mask during init */
272 eisa_out8(0x11,0x20); /* ICW1 */
273 eisa_out8(0x00,0x21); /* ICW2 */
274 eisa_out8(0x04,0x21); /* ICW3 */
275 eisa_out8(0x01,0x21); /* ICW4 */
276 eisa_out8(0x40,0x20); /* OCW2 */
279 eisa_out8(0x11,0xa0); /* ICW1 */
280 eisa_out8(0x08,0xa1); /* ICW2 */
281 eisa_out8(0x02,0xa1); /* ICW3 */
282 eisa_out8(0x01,0xa1); /* ICW4 */
283 eisa_out8(0x40,0xa0); /* OCW2 */
289 eisa_out8(slave_mask, 0xa1); /* OCW1 */
290 eisa_out8(master_mask, 0x21); /* OCW1 */
292 /* setup trig level */
293 EISA_DBG("EISA edge/level %04x\n", eisa_irq_level);
295 eisa_out8(eisa_irq_level&0xff, 0x4d0); /* Set all irq's to edge */
296 eisa_out8((eisa_irq_level >> 8) & 0xff, 0x4d1);
298 EISA_DBG("pic0 mask %02x\n", eisa_in8(0x21));
299 EISA_DBG("pic1 mask %02x\n", eisa_in8(0xa1));
300 EISA_DBG("pic0 edge/level %02x\n", eisa_in8(0x4d0));
301 EISA_DBG("pic1 edge/level %02x\n", eisa_in8(0x4d1));
303 spin_unlock_irqrestore(&eisa_irq_lock, flags);
306 /* Device initialisation */
308 #define is_mongoose(dev) (dev->id.sversion == 0x00076)
310 static int __init eisa_probe(struct parisc_device *dev)
314 char *name = is_mongoose(dev) ? "Mongoose" : "Wax";
316 printk(KERN_INFO "%s EISA Adapter found at 0x%08lx\n",
317 name, (unsigned long)dev->hpa.start);
319 eisa_dev.hba.dev = dev;
320 eisa_dev.hba.iommu = ccio_get_iommu(dev);
322 eisa_dev.hba.lmmio_space.name = "EISA";
323 eisa_dev.hba.lmmio_space.start = F_EXTEND(0xfc000000);
324 eisa_dev.hba.lmmio_space.end = F_EXTEND(0xffbfffff);
325 eisa_dev.hba.lmmio_space.flags = IORESOURCE_MEM;
326 result = ccio_request_resource(dev, &eisa_dev.hba.lmmio_space);
328 printk(KERN_ERR "EISA: failed to claim EISA Bus address space!\n");
331 eisa_dev.hba.io_space.name = "EISA";
332 eisa_dev.hba.io_space.start = 0;
333 eisa_dev.hba.io_space.end = 0xffff;
334 eisa_dev.hba.lmmio_space.flags = IORESOURCE_IO;
335 result = request_resource(&ioport_resource, &eisa_dev.hba.io_space);
337 printk(KERN_ERR "EISA: failed to claim EISA Bus port space!\n");
340 pcibios_register_hba(&eisa_dev.hba);
342 result = request_irq(dev->irq, eisa_irq, IRQF_SHARED, "EISA", &eisa_dev);
344 printk(KERN_ERR "EISA: request_irq failed!\n");
349 irq_to_desc(2)->action = &irq2_action;
351 for (i = 0; i < 16; i++) {
352 irq_to_desc(i)->chip = &eisa_interrupt_type;
357 if (dev->num_addrs) {
358 /* newer firmware hand out the eeprom address */
359 eisa_dev.eeprom_addr = dev->addr[0];
361 /* old firmware, need to figure out the box */
362 if (is_mongoose(dev)) {
363 eisa_dev.eeprom_addr = SNAKES_EEPROM_BASE_ADDR;
365 eisa_dev.eeprom_addr = MIRAGE_EEPROM_BASE_ADDR;
368 eisa_eeprom_addr = ioremap_nocache(eisa_dev.eeprom_addr, HPEE_MAX_LENGTH);
369 result = eisa_enumerator(eisa_dev.eeprom_addr, &eisa_dev.hba.io_space,
370 &eisa_dev.hba.lmmio_space);
374 /* FIXME : Don't enumerate the bus twice. */
375 eisa_dev.root.dev = &dev->dev;
376 dev_set_drvdata(&dev->dev, &eisa_dev.root);
377 eisa_dev.root.bus_base_addr = 0;
378 eisa_dev.root.res = &eisa_dev.hba.io_space;
379 eisa_dev.root.slots = result;
380 eisa_dev.root.dma_mask = 0xffffffff; /* wild guess */
381 if (eisa_root_register (&eisa_dev.root)) {
382 printk(KERN_ERR "EISA: Failed to register EISA root\n");
390 static const struct parisc_device_id eisa_tbl[] = {
391 { HPHW_BA, HVERSION_REV_ANY_ID, HVERSION_ANY_ID, 0x00076 }, /* Mongoose */
392 { HPHW_BA, HVERSION_REV_ANY_ID, HVERSION_ANY_ID, 0x00090 }, /* Wax EISA */
396 MODULE_DEVICE_TABLE(parisc, eisa_tbl);
398 static struct parisc_driver eisa_driver = {
400 .id_table = eisa_tbl,
404 void __init eisa_init(void)
406 register_parisc_driver(&eisa_driver);
410 static unsigned int eisa_irq_configured;
411 void eisa_make_irq_level(int num)
413 if (eisa_irq_configured& (1<<num)) {
415 "IRQ %d polarity configured twice (last to level)\n",
418 eisa_irq_level |= (1<<num); /* set the corresponding bit */
419 eisa_irq_configured |= (1<<num); /* set the corresponding bit */
422 void eisa_make_irq_edge(int num)
424 if (eisa_irq_configured& (1<<num)) {
426 "IRQ %d polarity configured twice (last to edge)\n",
429 eisa_irq_level &= ~(1<<num); /* clear the corresponding bit */
430 eisa_irq_configured |= (1<<num); /* set the corresponding bit */
433 static int __init eisa_irq_setup(char *str)
438 EISA_DBG("IRQ setup\n");
439 while (cur != NULL) {
442 val = (int) simple_strtoul(cur, &pe, 0);
443 if (val > 15 || val < 0) {
444 printk(KERN_ERR "eisa: EISA irq value are 0-15\n");
450 eisa_make_irq_edge(val); /* clear the corresponding bit */
451 EISA_DBG("setting IRQ %d to edge-triggered mode\n", val);
453 if ((cur = strchr(cur, ','))) {
462 __setup("eisa_irq_edge=", eisa_irq_setup);