2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/bootmem.h>
22 #include <linux/interrupt.h>
23 #include <linux/mc146818rtc.h>
24 #include <linux/kernel_stat.h>
25 #include <linux/sysdev.h>
26 #include <linux/ioport.h>
27 #include <linux/clockchips.h>
28 #include <linux/acpi_pmtmr.h>
29 #include <linux/module.h>
30 #include <linux/dmar.h>
32 #include <asm/atomic.h>
35 #include <asm/mpspec.h>
38 #include <asm/pgalloc.h>
41 #include <asm/proto.h>
42 #include <asm/timex.h>
44 #include <asm/i8259.h>
47 #include <mach_apic.h>
52 #if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
53 # error SPURIOUS_APIC_VECTOR definition error
58 * Knob to control our willingness to enable the local APIC.
62 static int force_enable_local_apic;
64 * APIC command line parameters
66 static int __init parse_lapic(char *arg)
68 force_enable_local_apic = 1;
71 early_param("lapic", parse_lapic);
72 /* Local APIC was disabled by the BIOS and enabled by the kernel */
73 static int enabled_via_apicbase;
78 static int apic_calibrate_pmtmr __initdata;
79 static __init int setup_apicpmtimer(char *s)
81 apic_calibrate_pmtmr = 1;
85 __setup("apicpmtimer", setup_apicpmtimer);
94 /* x2apic enabled before OS handover */
95 int x2apic_preenabled;
97 static __init int setup_nox2apic(char *str)
100 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
103 early_param("nox2apic", setup_nox2apic);
106 unsigned long mp_lapic_addr;
108 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
109 static int disable_apic_timer __cpuinitdata;
110 /* Local APIC timer works in C2 */
111 int local_apic_timer_c2_ok;
112 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
114 int first_system_vector = 0xfe;
116 char system_vectors[NR_VECTORS] = { [0 ... NR_VECTORS-1] = SYS_VECTOR_FREE};
119 * Debug level, exported for io_apic.c
121 unsigned int apic_verbosity;
125 /* Have we found an MP table */
126 int smp_found_config;
128 static struct resource lapic_resource = {
129 .name = "Local APIC",
130 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
133 static unsigned int calibration_result;
135 static int lapic_next_event(unsigned long delta,
136 struct clock_event_device *evt);
137 static void lapic_timer_setup(enum clock_event_mode mode,
138 struct clock_event_device *evt);
139 static void lapic_timer_broadcast(cpumask_t mask);
140 static void apic_pm_activate(void);
143 * The local apic timer can be used for any function which is CPU local.
145 static struct clock_event_device lapic_clockevent = {
147 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
148 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
150 .set_mode = lapic_timer_setup,
151 .set_next_event = lapic_next_event,
152 .broadcast = lapic_timer_broadcast,
156 static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
158 static unsigned long apic_phys;
161 * Get the LAPIC version
163 static inline int lapic_get_version(void)
165 return GET_APIC_VERSION(apic_read(APIC_LVR));
169 * Check, if the APIC is integrated or a separate chip
171 static inline int lapic_is_integrated(void)
176 return APIC_INTEGRATED(lapic_get_version());
181 * Check, whether this is a modern or a first generation APIC
183 static int modern_apic(void)
185 /* AMD systems use old APIC versions, so check the CPU */
186 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
187 boot_cpu_data.x86 >= 0xf)
189 return lapic_get_version() >= 0x14;
193 * Paravirt kernels also might be using these below ops. So we still
194 * use generic apic_read()/apic_write(), which might be pointing to different
195 * ops in PARAVIRT case.
197 void xapic_wait_icr_idle(void)
199 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
203 u32 safe_xapic_wait_icr_idle(void)
210 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
214 } while (timeout++ < 1000);
219 void xapic_icr_write(u32 low, u32 id)
221 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
222 apic_write(APIC_ICR, low);
225 u64 xapic_icr_read(void)
229 icr2 = apic_read(APIC_ICR2);
230 icr1 = apic_read(APIC_ICR);
232 return icr1 | ((u64)icr2 << 32);
235 static struct apic_ops xapic_ops = {
236 .read = native_apic_mem_read,
237 .write = native_apic_mem_write,
238 .icr_read = xapic_icr_read,
239 .icr_write = xapic_icr_write,
240 .wait_icr_idle = xapic_wait_icr_idle,
241 .safe_wait_icr_idle = safe_xapic_wait_icr_idle,
244 struct apic_ops __read_mostly *apic_ops = &xapic_ops;
245 EXPORT_SYMBOL_GPL(apic_ops);
248 static void x2apic_wait_icr_idle(void)
250 /* no need to wait for icr idle in x2apic */
254 static u32 safe_x2apic_wait_icr_idle(void)
256 /* no need to wait for icr idle in x2apic */
260 void x2apic_icr_write(u32 low, u32 id)
262 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
265 u64 x2apic_icr_read(void)
269 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
273 static struct apic_ops x2apic_ops = {
274 .read = native_apic_msr_read,
275 .write = native_apic_msr_write,
276 .icr_read = x2apic_icr_read,
277 .icr_write = x2apic_icr_write,
278 .wait_icr_idle = x2apic_wait_icr_idle,
279 .safe_wait_icr_idle = safe_x2apic_wait_icr_idle,
284 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
286 void __cpuinit enable_NMI_through_LVT0(void)
290 /* unmask and set to NMI */
293 /* Level triggered for 82489DX (32bit mode) */
294 if (!lapic_is_integrated())
295 v |= APIC_LVT_LEVEL_TRIGGER;
297 apic_write(APIC_LVT0, v);
302 * get_physical_broadcast - Get number of physical broadcast IDs
304 int get_physical_broadcast(void)
306 return modern_apic() ? 0xff : 0xf;
311 * lapic_get_maxlvt - get the maximum number of local vector table entries
313 int lapic_get_maxlvt(void)
317 v = apic_read(APIC_LVR);
319 * - we always have APIC integrated on 64bit mode
320 * - 82489DXs do not report # of LVT entries
322 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
331 #define APIC_DIVISOR 1
333 #define APIC_DIVISOR 16
337 * This function sets up the local APIC timer, with a timeout of
338 * 'clocks' APIC bus clock. During calibration we actually call
339 * this function twice on the boot CPU, once with a bogus timeout
340 * value, second time for real. The other (noncalibrating) CPUs
341 * call this function only once, with the real, calibrated value.
343 * We do reads before writes even if unnecessary, to get around the
344 * P5 APIC double write bug.
346 static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
348 unsigned int lvtt_value, tmp_value;
350 lvtt_value = LOCAL_TIMER_VECTOR;
352 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
353 if (!lapic_is_integrated())
354 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
357 lvtt_value |= APIC_LVT_MASKED;
359 apic_write(APIC_LVTT, lvtt_value);
364 tmp_value = apic_read(APIC_TDCR);
365 apic_write(APIC_TDCR,
366 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
370 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
374 * Setup extended LVT, AMD specific (K8, family 10h)
376 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
377 * MCE interrupts are supported. Thus MCE offset must be set to 0.
379 * If mask=1, the LVT entry does not generate interrupts while mask=0
380 * enables the vector. See also the BKDGs.
383 #define APIC_EILVT_LVTOFF_MCE 0
384 #define APIC_EILVT_LVTOFF_IBS 1
386 static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
388 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
389 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
394 u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
396 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
397 return APIC_EILVT_LVTOFF_MCE;
400 u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
402 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
403 return APIC_EILVT_LVTOFF_IBS;
405 EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
408 * Program the next event, relative to now
410 static int lapic_next_event(unsigned long delta,
411 struct clock_event_device *evt)
413 apic_write(APIC_TMICT, delta);
418 * Setup the lapic timer in periodic or oneshot mode
420 static void lapic_timer_setup(enum clock_event_mode mode,
421 struct clock_event_device *evt)
426 /* Lapic used as dummy for broadcast ? */
427 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
430 local_irq_save(flags);
433 case CLOCK_EVT_MODE_PERIODIC:
434 case CLOCK_EVT_MODE_ONESHOT:
435 __setup_APIC_LVTT(calibration_result,
436 mode != CLOCK_EVT_MODE_PERIODIC, 1);
438 case CLOCK_EVT_MODE_UNUSED:
439 case CLOCK_EVT_MODE_SHUTDOWN:
440 v = apic_read(APIC_LVTT);
441 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
442 apic_write(APIC_LVTT, v);
444 case CLOCK_EVT_MODE_RESUME:
445 /* Nothing to do here */
449 local_irq_restore(flags);
453 * Local APIC timer broadcast function
455 static void lapic_timer_broadcast(cpumask_t mask)
458 send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
463 * Setup the local APIC timer for this CPU. Copy the initilized values
464 * of the boot CPU and register the clock event in the framework.
466 static void __cpuinit setup_APIC_timer(void)
468 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
470 memcpy(levt, &lapic_clockevent, sizeof(*levt));
471 levt->cpumask = cpumask_of_cpu(smp_processor_id());
473 clockevents_register_device(levt);
477 * In this function we calibrate APIC bus clocks to the external
478 * timer. Unfortunately we cannot use jiffies and the timer irq
479 * to calibrate, since some later bootup code depends on getting
480 * the first irq? Ugh.
482 * We want to do the calibration only once since we
483 * want to have local timer irqs syncron. CPUs connected
484 * by the same APIC bus have the very same bus frequency.
485 * And we want to have irqs off anyways, no accidental
489 #define TICK_COUNT 100000000
491 static int __init calibrate_APIC_clock(void)
493 unsigned apic, apic_start;
494 unsigned long tsc, tsc_start;
500 * Put whatever arbitrary (but long enough) timeout
501 * value into the APIC clock, we just want to get the
502 * counter running for calibration.
504 * No interrupt enable !
506 __setup_APIC_LVTT(250000000, 0, 0);
508 apic_start = apic_read(APIC_TMCCT);
509 #ifdef CONFIG_X86_PM_TIMER
510 if (apic_calibrate_pmtmr && pmtmr_ioport) {
511 pmtimer_wait(5000); /* 5ms wait */
512 apic = apic_read(APIC_TMCCT);
513 result = (apic_start - apic) * 1000L / 5;
520 apic = apic_read(APIC_TMCCT);
522 } while ((tsc - tsc_start) < TICK_COUNT &&
523 (apic_start - apic) < TICK_COUNT);
525 result = (apic_start - apic) * 1000L * tsc_khz /
531 printk(KERN_DEBUG "APIC timer calibration result %d\n", result);
533 printk(KERN_INFO "Detected %d.%03d MHz APIC timer.\n",
534 result / 1000 / 1000, result / 1000 % 1000);
536 /* Calculate the scaled math multiplication factor */
537 lapic_clockevent.mult = div_sc(result, NSEC_PER_SEC,
538 lapic_clockevent.shift);
539 lapic_clockevent.max_delta_ns =
540 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
541 lapic_clockevent.min_delta_ns =
542 clockevent_delta2ns(0xF, &lapic_clockevent);
544 calibration_result = (result * APIC_DIVISOR) / HZ;
547 * Do a sanity check on the APIC calibration result
549 if (calibration_result < (1000000 / HZ)) {
551 "APIC frequency too slow, disabling apic timer\n");
559 * Setup the boot APIC
561 * Calibrate and verify the result.
563 void __init setup_boot_APIC_clock(void)
566 * The local apic timer can be disabled via the kernel
567 * commandline or from the CPU detection code. Register the lapic
568 * timer as a dummy clock event source on SMP systems, so the
569 * broadcast mechanism is used. On UP systems simply ignore it.
571 if (disable_apic_timer) {
572 printk(KERN_INFO "Disabling APIC timer\n");
573 /* No broadcast on UP ! */
574 if (num_possible_cpus() > 1) {
575 lapic_clockevent.mult = 1;
581 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
582 "calibrating APIC timer ...\n");
584 if (calibrate_APIC_clock()) {
585 /* No broadcast on UP ! */
586 if (num_possible_cpus() > 1)
592 * If nmi_watchdog is set to IO_APIC, we need the
593 * PIT/HPET going. Otherwise register lapic as a dummy
596 if (nmi_watchdog != NMI_IO_APIC)
597 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
599 printk(KERN_WARNING "APIC timer registered as dummy,"
600 " due to nmi_watchdog=%d!\n", nmi_watchdog);
602 /* Setup the lapic or request the broadcast */
606 void __cpuinit setup_secondary_APIC_clock(void)
612 * The guts of the apic timer interrupt
614 static void local_apic_timer_interrupt(void)
616 int cpu = smp_processor_id();
617 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
620 * Normally we should not be here till LAPIC has been initialized but
621 * in some cases like kdump, its possible that there is a pending LAPIC
622 * timer interrupt from previous kernel's context and is delivered in
623 * new kernel the moment interrupts are enabled.
625 * Interrupts are enabled early and LAPIC is setup much later, hence
626 * its possible that when we get here evt->event_handler is NULL.
627 * Check for event_handler being NULL and discard the interrupt as
630 if (!evt->event_handler) {
632 "Spurious LAPIC timer interrupt on cpu %d\n", cpu);
634 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
639 * the NMI deadlock-detector uses this.
642 add_pda(apic_timer_irqs, 1);
644 per_cpu(irq_stat, cpu).apic_timer_irqs++;
647 evt->event_handler(evt);
651 * Local APIC timer interrupt. This is the most natural way for doing
652 * local interrupts, but local timer interrupts can be emulated by
653 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
655 * [ if a single-CPU system runs an SMP kernel then we call the local
656 * interrupt as well. Thus we cannot inline the local irq ... ]
658 void smp_apic_timer_interrupt(struct pt_regs *regs)
660 struct pt_regs *old_regs = set_irq_regs(regs);
663 * NOTE! We'd better ACK the irq immediately,
664 * because timer handling can be slow.
668 * update_process_times() expects us to have done irq_enter().
669 * Besides, if we don't timer interrupts ignore the global
670 * interrupt lock, which is the WrongThing (tm) to do.
676 local_apic_timer_interrupt();
679 set_irq_regs(old_regs);
682 int setup_profiling_timer(unsigned int multiplier)
689 * Local APIC start and shutdown
693 * clear_local_APIC - shutdown the local APIC
695 * This is called, when a CPU is disabled and before rebooting, so the state of
696 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
697 * leftovers during boot.
699 void clear_local_APIC(void)
704 /* APIC hasn't been mapped yet */
708 maxlvt = lapic_get_maxlvt();
710 * Masking an LVT entry can trigger a local APIC error
711 * if the vector is zero. Mask LVTERR first to prevent this.
714 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
715 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
718 * Careful: we have to set masks only first to deassert
719 * any level-triggered sources.
721 v = apic_read(APIC_LVTT);
722 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
723 v = apic_read(APIC_LVT0);
724 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
725 v = apic_read(APIC_LVT1);
726 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
728 v = apic_read(APIC_LVTPC);
729 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
732 /* lets not touch this if we didn't frob it */
733 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(X86_MCE_INTEL)
735 v = apic_read(APIC_LVTTHMR);
736 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
740 * Clean APIC state for other OSs:
742 apic_write(APIC_LVTT, APIC_LVT_MASKED);
743 apic_write(APIC_LVT0, APIC_LVT_MASKED);
744 apic_write(APIC_LVT1, APIC_LVT_MASKED);
746 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
748 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
750 /* Integrated APIC (!82489DX) ? */
751 if (lapic_is_integrated()) {
753 /* Clear ESR due to Pentium errata 3AP and 11AP */
754 apic_write(APIC_ESR, 0);
760 * disable_local_APIC - clear and disable the local APIC
762 void disable_local_APIC(void)
769 * Disable APIC (implies clearing of registers
772 value = apic_read(APIC_SPIV);
773 value &= ~APIC_SPIV_APIC_ENABLED;
774 apic_write(APIC_SPIV, value);
778 * When LAPIC was disabled by the BIOS and enabled by the kernel,
779 * restore the disabled state.
781 if (enabled_via_apicbase) {
784 rdmsr(MSR_IA32_APICBASE, l, h);
785 l &= ~MSR_IA32_APICBASE_ENABLE;
786 wrmsr(MSR_IA32_APICBASE, l, h);
792 * If Linux enabled the LAPIC against the BIOS default disable it down before
793 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
794 * not power-off. Additionally clear all LVT entries before disable_local_APIC
795 * for the case where Linux didn't enable the LAPIC.
797 void lapic_shutdown(void)
804 local_irq_save(flags);
807 if (!enabled_via_apicbase)
811 disable_local_APIC();
814 local_irq_restore(flags);
818 * This is to verify that we're looking at a real local APIC.
819 * Check these against your board if the CPUs aren't getting
820 * started for no apparent reason.
822 int __init verify_local_APIC(void)
824 unsigned int reg0, reg1;
827 * The version register is read-only in a real APIC.
829 reg0 = apic_read(APIC_LVR);
830 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
831 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
832 reg1 = apic_read(APIC_LVR);
833 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
836 * The two version reads above should print the same
837 * numbers. If the second one is different, then we
838 * poke at a non-APIC.
844 * Check if the version looks reasonably.
846 reg1 = GET_APIC_VERSION(reg0);
847 if (reg1 == 0x00 || reg1 == 0xff)
849 reg1 = lapic_get_maxlvt();
850 if (reg1 < 0x02 || reg1 == 0xff)
854 * The ID register is read/write in a real APIC.
856 reg0 = apic_read(APIC_ID);
857 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
858 apic_write(APIC_ID, reg0 ^ APIC_ID_MASK);
859 reg1 = apic_read(APIC_ID);
860 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
861 apic_write(APIC_ID, reg0);
862 if (reg1 != (reg0 ^ APIC_ID_MASK))
866 * The next two are just to see if we have sane values.
867 * They're only really relevant if we're in Virtual Wire
868 * compatibility mode, but most boxes are anymore.
870 reg0 = apic_read(APIC_LVT0);
871 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
872 reg1 = apic_read(APIC_LVT1);
873 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
879 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
881 void __init sync_Arb_IDs(void)
884 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
887 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
893 apic_wait_icr_idle();
895 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
896 apic_write(APIC_ICR, APIC_DEST_ALLINC |
897 APIC_INT_LEVELTRIG | APIC_DM_INIT);
901 * An initial setup of the virtual wire mode.
903 void __init init_bsp_APIC(void)
908 * Don't do the setup now if we have a SMP BIOS as the
909 * through-I/O-APIC virtual wire mode might be active.
911 if (smp_found_config || !cpu_has_apic)
915 * Do not trust the local APIC being empty at bootup.
922 value = apic_read(APIC_SPIV);
923 value &= ~APIC_VECTOR_MASK;
924 value |= APIC_SPIV_APIC_ENABLED;
927 /* This bit is reserved on P4/Xeon and should be cleared */
928 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
929 (boot_cpu_data.x86 == 15))
930 value &= ~APIC_SPIV_FOCUS_DISABLED;
933 value |= APIC_SPIV_FOCUS_DISABLED;
934 value |= SPURIOUS_APIC_VECTOR;
935 apic_write(APIC_SPIV, value);
938 * Set up the virtual wire mode.
940 apic_write(APIC_LVT0, APIC_DM_EXTINT);
942 if (!lapic_is_integrated()) /* 82489DX */
943 value |= APIC_LVT_LEVEL_TRIGGER;
944 apic_write(APIC_LVT1, value);
947 static void __cpuinit lapic_setup_esr(void)
949 unsigned long oldvalue, value, maxlvt;
950 if (lapic_is_integrated() && !esr_disable) {
953 * Something untraceable is creating bad interrupts on
954 * secondary quads ... for the moment, just leave the
955 * ESR disabled - we can't do anything useful with the
956 * errors anyway - mbligh
958 printk(KERN_INFO "Leaving ESR disabled.\n");
962 maxlvt = lapic_get_maxlvt();
963 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
964 apic_write(APIC_ESR, 0);
965 oldvalue = apic_read(APIC_ESR);
967 /* enables sending errors */
968 value = ERROR_APIC_VECTOR;
969 apic_write(APIC_LVTERR, value);
971 * spec says clear errors after enabling vector.
974 apic_write(APIC_ESR, 0);
975 value = apic_read(APIC_ESR);
976 if (value != oldvalue)
977 apic_printk(APIC_VERBOSE, "ESR value before enabling "
978 "vector: 0x%08lx after: 0x%08lx\n",
981 printk(KERN_INFO "No ESR for 82489DX.\n");
987 * setup_local_APIC - setup the local APIC
989 void __cpuinit setup_local_APIC(void)
995 /* Pound the ESR really hard over the head with a big hammer - mbligh */
997 apic_write(APIC_ESR, 0);
998 apic_write(APIC_ESR, 0);
999 apic_write(APIC_ESR, 0);
1000 apic_write(APIC_ESR, 0);
1007 * Double-check whether this APIC is really registered.
1008 * This is meaningless in clustered apic mode, so we skip it.
1010 if (!apic_id_registered())
1014 * Intel recommends to set DFR, LDR and TPR before enabling
1015 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1016 * document number 292116). So here it goes...
1021 * Set Task Priority to 'accept all'. We never change this
1024 value = apic_read(APIC_TASKPRI);
1025 value &= ~APIC_TPRI_MASK;
1026 apic_write(APIC_TASKPRI, value);
1029 * After a crash, we no longer service the interrupts and a pending
1030 * interrupt from previous kernel might still have ISR bit set.
1032 * Most probably by now CPU has serviced that pending interrupt and
1033 * it might not have done the ack_APIC_irq() because it thought,
1034 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1035 * does not clear the ISR bit and cpu thinks it has already serivced
1036 * the interrupt. Hence a vector might get locked. It was noticed
1037 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1039 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1040 value = apic_read(APIC_ISR + i*0x10);
1041 for (j = 31; j >= 0; j--) {
1048 * Now that we are all set up, enable the APIC
1050 value = apic_read(APIC_SPIV);
1051 value &= ~APIC_VECTOR_MASK;
1055 value |= APIC_SPIV_APIC_ENABLED;
1057 #ifdef CONFIG_X86_32
1059 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1060 * certain networking cards. If high frequency interrupts are
1061 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1062 * entry is masked/unmasked at a high rate as well then sooner or
1063 * later IOAPIC line gets 'stuck', no more interrupts are received
1064 * from the device. If focus CPU is disabled then the hang goes
1067 * [ This bug can be reproduced easily with a level-triggered
1068 * PCI Ne2000 networking cards and PII/PIII processors, dual
1072 * Actually disabling the focus CPU check just makes the hang less
1073 * frequent as it makes the interrupt distributon model be more
1074 * like LRU than MRU (the short-term load is more even across CPUs).
1075 * See also the comment in end_level_ioapic_irq(). --macro
1079 * - enable focus processor (bit==0)
1080 * - 64bit mode always use processor focus
1081 * so no need to set it
1083 value &= ~APIC_SPIV_FOCUS_DISABLED;
1087 * Set spurious IRQ vector
1089 value |= SPURIOUS_APIC_VECTOR;
1090 apic_write(APIC_SPIV, value);
1093 * Set up LVT0, LVT1:
1095 * set up through-local-APIC on the BP's LINT0. This is not
1096 * strictly necessary in pure symmetric-IO mode, but sometimes
1097 * we delegate interrupts to the 8259A.
1100 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1102 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
1103 if (!smp_processor_id() && (pic_mode || !value)) {
1104 value = APIC_DM_EXTINT;
1105 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
1106 smp_processor_id());
1108 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
1109 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
1110 smp_processor_id());
1112 apic_write(APIC_LVT0, value);
1115 * only the BP should see the LINT1 NMI signal, obviously.
1117 if (!smp_processor_id())
1118 value = APIC_DM_NMI;
1120 value = APIC_DM_NMI | APIC_LVT_MASKED;
1121 if (!lapic_is_integrated()) /* 82489DX */
1122 value |= APIC_LVT_LEVEL_TRIGGER;
1123 apic_write(APIC_LVT1, value);
1128 void __cpuinit end_local_APIC_setup(void)
1132 #ifdef CONFIG_X86_32
1135 /* Disable the local apic timer */
1136 value = apic_read(APIC_LVTT);
1137 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1138 apic_write(APIC_LVTT, value);
1142 setup_apic_nmi_watchdog(NULL);
1147 void check_x2apic(void)
1151 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1153 if (msr & X2APIC_ENABLE) {
1154 printk("x2apic enabled by BIOS, switching to x2apic ops\n");
1155 x2apic_preenabled = x2apic = 1;
1156 apic_ops = &x2apic_ops;
1160 void enable_x2apic(void)
1164 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1165 if (!(msr & X2APIC_ENABLE)) {
1166 printk("Enabling x2apic\n");
1167 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1171 void enable_IR_x2apic(void)
1173 #ifdef CONFIG_INTR_REMAP
1175 unsigned long flags;
1177 if (!cpu_has_x2apic)
1180 if (!x2apic_preenabled && disable_x2apic) {
1182 "Skipped enabling x2apic and Interrupt-remapping "
1183 "because of nox2apic\n");
1187 if (x2apic_preenabled && disable_x2apic)
1188 panic("Bios already enabled x2apic, can't enforce nox2apic");
1190 if (!x2apic_preenabled && skip_ioapic_setup) {
1192 "Skipped enabling x2apic and Interrupt-remapping "
1193 "because of skipping io-apic setup\n");
1197 ret = dmar_table_init();
1200 "dmar_table_init() failed with %d:\n", ret);
1202 if (x2apic_preenabled)
1203 panic("x2apic enabled by bios. But IR enabling failed");
1206 "Not enabling x2apic,Intr-remapping\n");
1210 local_irq_save(flags);
1212 save_mask_IO_APIC_setup();
1214 ret = enable_intr_remapping(1);
1216 if (ret && x2apic_preenabled) {
1217 local_irq_restore(flags);
1218 panic("x2apic enabled by bios. But IR enabling failed");
1226 apic_ops = &x2apic_ops;
1232 * IR enabling failed
1234 restore_IO_APIC_setup();
1236 reinit_intr_remapped_IO_APIC(x2apic_preenabled);
1239 local_irq_restore(flags);
1242 if (!x2apic_preenabled)
1244 "Enabled x2apic and interrupt-remapping\n");
1247 "Enabled Interrupt-remapping\n");
1250 "Failed to enable Interrupt-remapping and x2apic\n");
1252 if (!cpu_has_x2apic)
1255 if (x2apic_preenabled)
1256 panic("x2apic enabled prior OS handover,"
1257 " enable CONFIG_INTR_REMAP");
1259 printk(KERN_INFO "Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1265 #endif /* HAVE_X2APIC */
1268 * Detect and enable local APICs on non-SMP boards.
1269 * Original code written by Keir Fraser.
1270 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1271 * not correctly set up (usually the APIC timer won't work etc.)
1273 static int __init detect_init_APIC(void)
1275 if (!cpu_has_apic) {
1276 printk(KERN_INFO "No local APIC present\n");
1280 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1281 boot_cpu_physical_apicid = 0;
1285 #ifdef CONFIG_X86_64
1286 void __init early_init_lapic_mapping(void)
1288 unsigned long phys_addr;
1291 * If no local APIC can be found then go out
1292 * : it means there is no mpatable and MADT
1294 if (!smp_found_config)
1297 phys_addr = mp_lapic_addr;
1299 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
1300 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1301 APIC_BASE, phys_addr);
1304 * Fetch the APIC ID of the BSP in case we have a
1305 * default configuration (or the MP table is broken).
1307 boot_cpu_physical_apicid = read_apic_id();
1312 * init_apic_mappings - initialize APIC mappings
1314 void __init init_apic_mappings(void)
1318 boot_cpu_physical_apicid = read_apic_id();
1324 * If no local APIC can be found then set up a fake all
1325 * zeroes page to simulate the local APIC and another
1326 * one for the IO-APIC.
1328 if (!smp_found_config && detect_init_APIC()) {
1329 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1330 apic_phys = __pa(apic_phys);
1332 apic_phys = mp_lapic_addr;
1334 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1335 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1336 APIC_BASE, apic_phys);
1339 * Fetch the APIC ID of the BSP in case we have a
1340 * default configuration (or the MP table is broken).
1342 if (boot_cpu_physical_apicid == -1U)
1343 boot_cpu_physical_apicid = read_apic_id();
1347 * This initializes the IO-APIC and APIC hardware if this is
1350 int apic_version[MAX_APICS];
1352 int __init APIC_init_uniprocessor(void)
1354 #ifdef CONFIG_X86_64
1356 printk(KERN_INFO "Apic disabled\n");
1359 if (!cpu_has_apic) {
1361 printk(KERN_INFO "Apic disabled by BIOS\n");
1365 if (!smp_found_config && !cpu_has_apic)
1369 * Complain if the BIOS pretends there is one.
1371 if (!cpu_has_apic &&
1372 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
1373 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1374 boot_cpu_physical_apicid);
1375 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1383 #ifdef CONFIG_X86_64
1384 setup_apic_routing();
1387 verify_local_APIC();
1390 #ifdef CONFIG_X86_64
1391 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
1394 * Hack: In case of kdump, after a crash, kernel might be booting
1395 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1396 * might be zero if read from MP tables. Get it from LAPIC.
1398 # ifdef CONFIG_CRASH_DUMP
1399 boot_cpu_physical_apicid = read_apic_id();
1402 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1405 #ifdef CONFIG_X86_64
1407 * Now enable IO-APICs, actually call clear_IO_APIC
1408 * We need clear_IO_APIC before enabling vector on BP
1410 if (!skip_ioapic_setup && nr_ioapics)
1414 #ifdef CONFIG_X86_IO_APIC
1415 if (!smp_found_config || skip_ioapic_setup || !nr_ioapics)
1417 localise_nmi_watchdog();
1418 end_local_APIC_setup();
1420 #ifdef CONFIG_X86_IO_APIC
1421 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1423 # ifdef CONFIG_X86_64
1429 #ifdef CONFIG_X86_64
1430 setup_boot_APIC_clock();
1431 check_nmi_watchdog();
1440 * Local APIC interrupts
1444 * This interrupt should _never_ happen with our APIC/SMP architecture
1446 asmlinkage void smp_spurious_interrupt(void)
1452 * Check if this really is a spurious interrupt and ACK it
1453 * if it is a vectored one. Just in case...
1454 * Spurious interrupts should not be ACKed.
1456 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1457 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1460 add_pda(irq_spurious_count, 1);
1465 * This interrupt should never happen with our APIC/SMP architecture
1467 asmlinkage void smp_error_interrupt(void)
1473 /* First tickle the hardware, only then report what went on. -- REW */
1474 v = apic_read(APIC_ESR);
1475 apic_write(APIC_ESR, 0);
1476 v1 = apic_read(APIC_ESR);
1478 atomic_inc(&irq_err_count);
1480 /* Here is what the APIC error bits mean:
1483 2: Send accept error
1484 3: Receive accept error
1486 5: Send illegal vector
1487 6: Received illegal vector
1488 7: Illegal register address
1490 printk(KERN_DEBUG "APIC error on CPU%d: %02x(%02x)\n",
1491 smp_processor_id(), v , v1);
1496 * connect_bsp_APIC - attach the APIC to the interrupt system
1498 void __init connect_bsp_APIC(void)
1500 #ifdef CONFIG_X86_32
1503 * Do not trust the local APIC being empty at bootup.
1507 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1508 * local APIC to INT and NMI lines.
1510 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1511 "enabling APIC mode.\n");
1520 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1521 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1523 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1526 void disconnect_bsp_APIC(int virt_wire_setup)
1530 #ifdef CONFIG_X86_32
1533 * Put the board back into PIC mode (has an effect only on
1534 * certain older boards). Note that APIC interrupts, including
1535 * IPIs, won't work beyond this point! The only exception are
1538 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1539 "entering PIC mode.\n");
1546 /* Go back to Virtual Wire compatibility mode */
1548 /* For the spurious interrupt use vector F, and enable it */
1549 value = apic_read(APIC_SPIV);
1550 value &= ~APIC_VECTOR_MASK;
1551 value |= APIC_SPIV_APIC_ENABLED;
1553 apic_write(APIC_SPIV, value);
1555 if (!virt_wire_setup) {
1557 * For LVT0 make it edge triggered, active high,
1558 * external and enabled
1560 value = apic_read(APIC_LVT0);
1561 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1562 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1563 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1564 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1565 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1566 apic_write(APIC_LVT0, value);
1569 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1573 * For LVT1 make it edge triggered, active high,
1576 value = apic_read(APIC_LVT1);
1577 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1578 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1579 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1580 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1581 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1582 apic_write(APIC_LVT1, value);
1585 void __cpuinit generic_processor_info(int apicid, int version)
1593 if (version == 0x0) {
1594 printk(KERN_WARNING "BIOS bug, APIC version is 0 for CPU#%d! "
1595 "fixing up to 0x10. (tell your hw vendor)\n",
1599 apic_version[apicid] = version;
1601 if (num_processors >= NR_CPUS) {
1602 printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
1603 " Processor ignored.\n", NR_CPUS);
1608 cpus_complement(tmp_map, cpu_present_map);
1609 cpu = first_cpu(tmp_map);
1611 physid_set(apicid, phys_cpu_present_map);
1612 if (apicid == boot_cpu_physical_apicid) {
1614 * x86_bios_cpu_apicid is required to have processors listed
1615 * in same order as logical cpu numbers. Hence the first
1616 * entry is BSP, and so on.
1620 if (apicid > max_physical_apicid)
1621 max_physical_apicid = apicid;
1623 #ifdef CONFIG_X86_32
1625 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1626 * but we need to work other dependencies like SMP_SUSPEND etc
1627 * before this can be done without some confusion.
1628 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1629 * - Ashok Raj <ashok.raj@intel.com>
1631 if (max_physical_apicid >= 8) {
1632 switch (boot_cpu_data.x86_vendor) {
1633 case X86_VENDOR_INTEL:
1634 if (!APIC_XAPIC(version)) {
1638 /* If P4 and above fall through */
1639 case X86_VENDOR_AMD:
1645 #if defined(CONFIG_X86_SMP) || defined(CONFIG_X86_64)
1646 /* are we being called early in kernel startup? */
1647 if (early_per_cpu_ptr(x86_cpu_to_apicid)) {
1648 u16 *cpu_to_apicid = early_per_cpu_ptr(x86_cpu_to_apicid);
1649 u16 *bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
1651 cpu_to_apicid[cpu] = apicid;
1652 bios_cpu_apicid[cpu] = apicid;
1654 per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1655 per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
1659 cpu_set(cpu, cpu_possible_map);
1660 cpu_set(cpu, cpu_present_map);
1663 #ifdef CONFIG_X86_64
1664 int hard_smp_processor_id(void)
1666 return read_apic_id();
1677 * 'active' is true if the local APIC was enabled by us and
1678 * not the BIOS; this signifies that we are also responsible
1679 * for disabling it before entering apm/acpi suspend
1682 /* r/w apic fields */
1683 unsigned int apic_id;
1684 unsigned int apic_taskpri;
1685 unsigned int apic_ldr;
1686 unsigned int apic_dfr;
1687 unsigned int apic_spiv;
1688 unsigned int apic_lvtt;
1689 unsigned int apic_lvtpc;
1690 unsigned int apic_lvt0;
1691 unsigned int apic_lvt1;
1692 unsigned int apic_lvterr;
1693 unsigned int apic_tmict;
1694 unsigned int apic_tdcr;
1695 unsigned int apic_thmr;
1698 static int lapic_suspend(struct sys_device *dev, pm_message_t state)
1700 unsigned long flags;
1703 if (!apic_pm_state.active)
1706 maxlvt = lapic_get_maxlvt();
1708 apic_pm_state.apic_id = apic_read(APIC_ID);
1709 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1710 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1711 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1712 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1713 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
1715 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
1716 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
1717 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
1718 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
1719 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
1720 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
1721 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1723 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
1726 local_irq_save(flags);
1727 disable_local_APIC();
1728 local_irq_restore(flags);
1732 static int lapic_resume(struct sys_device *dev)
1735 unsigned long flags;
1738 if (!apic_pm_state.active)
1741 maxlvt = lapic_get_maxlvt();
1743 local_irq_save(flags);
1752 * Make sure the APICBASE points to the right address
1754 * FIXME! This will be wrong if we ever support suspend on
1755 * SMP! We'll need to do this as part of the CPU restore!
1757 rdmsr(MSR_IA32_APICBASE, l, h);
1758 l &= ~MSR_IA32_APICBASE_BASE;
1759 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
1760 wrmsr(MSR_IA32_APICBASE, l, h);
1763 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
1764 apic_write(APIC_ID, apic_pm_state.apic_id);
1765 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
1766 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
1767 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
1768 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
1769 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
1770 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
1771 #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
1773 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
1776 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
1777 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
1778 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
1779 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
1780 apic_write(APIC_ESR, 0);
1781 apic_read(APIC_ESR);
1782 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
1783 apic_write(APIC_ESR, 0);
1784 apic_read(APIC_ESR);
1786 local_irq_restore(flags);
1792 * This device has no shutdown method - fully functioning local APICs
1793 * are needed on every CPU up until machine_halt/restart/poweroff.
1796 static struct sysdev_class lapic_sysclass = {
1798 .resume = lapic_resume,
1799 .suspend = lapic_suspend,
1802 static struct sys_device device_lapic = {
1804 .cls = &lapic_sysclass,
1807 static void __cpuinit apic_pm_activate(void)
1809 apic_pm_state.active = 1;
1812 static int __init init_lapic_sysfs(void)
1818 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1820 error = sysdev_class_register(&lapic_sysclass);
1822 error = sysdev_register(&device_lapic);
1825 device_initcall(init_lapic_sysfs);
1827 #else /* CONFIG_PM */
1829 static void apic_pm_activate(void) { }
1831 #endif /* CONFIG_PM */
1833 #ifdef CONFIG_X86_64
1835 * apic_is_clustered_box() -- Check if we can expect good TSC
1837 * Thus far, the major user of this is IBM's Summit2 series:
1839 * Clustered boxes may have unsynced TSC problems if they are
1840 * multi-chassis. Use available data to take a good guess.
1841 * If in doubt, go HPET.
1843 __cpuinit int apic_is_clustered_box(void)
1845 int i, clusters, zeros;
1847 u16 *bios_cpu_apicid;
1848 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
1851 * there is not this kind of box with AMD CPU yet.
1852 * Some AMD box with quadcore cpu and 8 sockets apicid
1853 * will be [4, 0x23] or [8, 0x27] could be thought to
1854 * vsmp box still need checking...
1856 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
1859 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
1860 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
1862 for (i = 0; i < NR_CPUS; i++) {
1863 /* are we being called early in kernel startup? */
1864 if (bios_cpu_apicid) {
1865 id = bios_cpu_apicid[i];
1867 else if (i < nr_cpu_ids) {
1869 id = per_cpu(x86_bios_cpu_apicid, i);
1876 if (id != BAD_APICID)
1877 __set_bit(APIC_CLUSTERID(id), clustermap);
1880 /* Problem: Partially populated chassis may not have CPUs in some of
1881 * the APIC clusters they have been allocated. Only present CPUs have
1882 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
1883 * Since clusters are allocated sequentially, count zeros only if
1884 * they are bounded by ones.
1888 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
1889 if (test_bit(i, clustermap)) {
1890 clusters += 1 + zeros;
1896 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
1897 * not guaranteed to be synced between boards
1899 if (is_vsmp_box() && clusters > 1)
1903 * If clusters > 2, then should be multi-chassis.
1904 * May have to revisit this when multi-core + hyperthreaded CPUs come
1905 * out, but AFAIK this will work even for them.
1907 return (clusters > 2);
1912 * APIC command line parameters
1914 static int __init setup_disableapic(char *arg)
1917 setup_clear_cpu_cap(X86_FEATURE_APIC);
1920 early_param("disableapic", setup_disableapic);
1922 /* same as disableapic, for compatibility */
1923 static int __init setup_nolapic(char *arg)
1925 return setup_disableapic(arg);
1927 early_param("nolapic", setup_nolapic);
1929 static int __init parse_lapic_timer_c2_ok(char *arg)
1931 local_apic_timer_c2_ok = 1;
1934 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
1936 static int __init parse_disable_apic_timer(char *arg)
1938 disable_apic_timer = 1;
1941 early_param("noapictimer", parse_disable_apic_timer);
1943 static int __init parse_nolapic_timer(char *arg)
1945 disable_apic_timer = 1;
1948 early_param("nolapic_timer", parse_nolapic_timer);
1950 static int __init apic_set_verbosity(char *arg)
1953 #ifdef CONFIG_X86_64
1954 skip_ioapic_setup = 0;
1960 if (strcmp("debug", arg) == 0)
1961 apic_verbosity = APIC_DEBUG;
1962 else if (strcmp("verbose", arg) == 0)
1963 apic_verbosity = APIC_VERBOSE;
1965 printk(KERN_WARNING "APIC Verbosity level %s not recognised"
1966 " use apic=verbose or apic=debug\n", arg);
1972 early_param("apic", apic_set_verbosity);
1974 static int __init lapic_insert_resource(void)
1979 /* Put local APIC into the resource map. */
1980 lapic_resource.start = apic_phys;
1981 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
1982 insert_resource(&iomem_resource, &lapic_resource);
1988 * need call insert after e820_reserve_resources()
1989 * that is using request_resource
1991 late_initcall(lapic_insert_resource);