1 /******************************************************************************
2 ** Device driver for the PCI-SCSI NCR538XX controller family.
4 ** Copyright (C) 1994 Wolfgang Stanglmeier
5 ** Copyright (C) 1998-2001 Gerard Roudier <groudier@free.fr>
7 ** This program is free software; you can redistribute it and/or modify
8 ** it under the terms of the GNU General Public License as published by
9 ** the Free Software Foundation; either version 2 of the License, or
10 ** (at your option) any later version.
12 ** This program is distributed in the hope that it will be useful,
13 ** but WITHOUT ANY WARRANTY; without even the implied warranty of
14 ** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 ** GNU General Public License for more details.
17 ** You should have received a copy of the GNU General Public License
18 ** along with this program; if not, write to the Free Software
19 ** Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 **-----------------------------------------------------------------------------
23 ** This driver has been ported to Linux from the FreeBSD NCR53C8XX driver
24 ** and is currently maintained by
26 ** Gerard Roudier <groudier@free.fr>
28 ** Being given that this driver originates from the FreeBSD version, and
29 ** in order to keep synergy on both, any suggested enhancements and corrections
30 ** received on Linux are automatically a potential candidate for the FreeBSD
33 ** The original driver has been written for 386bsd and FreeBSD by
34 ** Wolfgang Stanglmeier <wolf@cologne.de>
35 ** Stefan Esser <se@mi.Uni-Koeln.de>
37 ** And has been ported to NetBSD by
38 ** Charles M. Hannum <mycroft@gnu.ai.mit.edu>
40 ** NVRAM detection and reading.
41 ** Copyright (C) 1997 Richard Waltham <dormouse@farsrobt.demon.co.uk>
43 ** Added support for MIPS big endian systems.
44 ** Carsten Langgaard, carstenl@mips.com
45 ** Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
47 ** Added support for HP PARISC big endian systems.
48 ** Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
50 *******************************************************************************
56 #include <linux/config.h>
57 #include <scsi/scsi_host.h>
59 #include <linux/config.h>
62 ** If you want a driver as small as possible, donnot define the
65 #define SCSI_NCR_BOOT_COMMAND_LINE_SUPPORT
66 #define SCSI_NCR_DEBUG_INFO_SUPPORT
69 ** To disable integrity checking, do not define the
72 #ifdef CONFIG_SCSI_NCR53C8XX_INTEGRITY_CHECK
73 # define SCSI_NCR_ENABLE_INTEGRITY_CHECK
76 /* ---------------------------------------------------------------------
77 ** Take into account kernel configured parameters.
78 ** Most of these options can be overridden at startup by a command line.
79 ** ---------------------------------------------------------------------
83 * For Ultra2 and Ultra3 SCSI support option, use special features.
85 * Value (default) means:
86 * bit 0 : all features enabled, except:
87 * bit 1 : PCI Write And Invalidate.
88 * bit 2 : Data Phase Mismatch handling from SCRIPTS.
90 * Use boot options ncr53c8xx=specf:1 if you want all chip features to be
91 * enabled by the driver.
93 #define SCSI_NCR_SETUP_SPECIAL_FEATURES (3)
95 #define SCSI_NCR_MAX_SYNC (80)
98 * Allow tags from 2 to 256, default 8
100 #ifdef CONFIG_SCSI_NCR53C8XX_MAX_TAGS
101 #if CONFIG_SCSI_NCR53C8XX_MAX_TAGS < 2
102 #define SCSI_NCR_MAX_TAGS (2)
103 #elif CONFIG_SCSI_NCR53C8XX_MAX_TAGS > 256
104 #define SCSI_NCR_MAX_TAGS (256)
106 #define SCSI_NCR_MAX_TAGS CONFIG_SCSI_NCR53C8XX_MAX_TAGS
109 #define SCSI_NCR_MAX_TAGS (8)
113 * Allow tagged command queuing support if configured with default number
114 * of tags set to max (see above).
116 #ifdef CONFIG_SCSI_NCR53C8XX_DEFAULT_TAGS
117 #define SCSI_NCR_SETUP_DEFAULT_TAGS CONFIG_SCSI_NCR53C8XX_DEFAULT_TAGS
118 #elif defined CONFIG_SCSI_NCR53C8XX_TAGGED_QUEUE
119 #define SCSI_NCR_SETUP_DEFAULT_TAGS SCSI_NCR_MAX_TAGS
121 #define SCSI_NCR_SETUP_DEFAULT_TAGS (0)
125 * Immediate arbitration
127 #if defined(CONFIG_SCSI_NCR53C8XX_IARB)
128 #define SCSI_NCR_IARB_SUPPORT
132 * Sync transfer frequency at startup.
133 * Allow from 5Mhz to 80Mhz default 20 Mhz.
135 #ifndef CONFIG_SCSI_NCR53C8XX_SYNC
136 #define CONFIG_SCSI_NCR53C8XX_SYNC (20)
137 #elif CONFIG_SCSI_NCR53C8XX_SYNC > SCSI_NCR_MAX_SYNC
138 #undef CONFIG_SCSI_NCR53C8XX_SYNC
139 #define CONFIG_SCSI_NCR53C8XX_SYNC SCSI_NCR_MAX_SYNC
142 #if CONFIG_SCSI_NCR53C8XX_SYNC == 0
143 #define SCSI_NCR_SETUP_DEFAULT_SYNC (255)
144 #elif CONFIG_SCSI_NCR53C8XX_SYNC <= 5
145 #define SCSI_NCR_SETUP_DEFAULT_SYNC (50)
146 #elif CONFIG_SCSI_NCR53C8XX_SYNC <= 20
147 #define SCSI_NCR_SETUP_DEFAULT_SYNC (250/(CONFIG_SCSI_NCR53C8XX_SYNC))
148 #elif CONFIG_SCSI_NCR53C8XX_SYNC <= 33
149 #define SCSI_NCR_SETUP_DEFAULT_SYNC (11)
150 #elif CONFIG_SCSI_NCR53C8XX_SYNC <= 40
151 #define SCSI_NCR_SETUP_DEFAULT_SYNC (10)
153 #define SCSI_NCR_SETUP_DEFAULT_SYNC (9)
157 * Disallow disconnections at boot-up
159 #ifdef CONFIG_SCSI_NCR53C8XX_NO_DISCONNECT
160 #define SCSI_NCR_SETUP_DISCONNECTION (0)
162 #define SCSI_NCR_SETUP_DISCONNECTION (1)
166 * Force synchronous negotiation for all targets
168 #ifdef CONFIG_SCSI_NCR53C8XX_FORCE_SYNC_NEGO
169 #define SCSI_NCR_SETUP_FORCE_SYNC_NEGO (1)
171 #define SCSI_NCR_SETUP_FORCE_SYNC_NEGO (0)
175 * Disable master parity checking (flawed hardwares need that)
177 #ifdef CONFIG_SCSI_NCR53C8XX_DISABLE_MPARITY_CHECK
178 #define SCSI_NCR_SETUP_MASTER_PARITY (0)
180 #define SCSI_NCR_SETUP_MASTER_PARITY (1)
184 * Disable scsi parity checking (flawed devices may need that)
186 #ifdef CONFIG_SCSI_NCR53C8XX_DISABLE_PARITY_CHECK
187 #define SCSI_NCR_SETUP_SCSI_PARITY (0)
189 #define SCSI_NCR_SETUP_SCSI_PARITY (1)
193 * Settle time after reset at boot-up
195 #define SCSI_NCR_SETUP_SETTLE_TIME (2)
198 ** Bridge quirks work-around option defaulted to 1.
200 #ifndef SCSI_NCR_PCIQ_WORK_AROUND_OPT
201 #define SCSI_NCR_PCIQ_WORK_AROUND_OPT 1
205 ** Work-around common bridge misbehaviour.
207 ** - Do not flush posted writes in the opposite
208 ** direction on read.
209 ** - May reorder DMA writes to memory.
211 ** This option should not affect performances
212 ** significantly, so it is the default.
214 #if SCSI_NCR_PCIQ_WORK_AROUND_OPT == 1
215 #define SCSI_NCR_PCIQ_MAY_NOT_FLUSH_PW_UPSTREAM
216 #define SCSI_NCR_PCIQ_MAY_REORDER_WRITES
217 #define SCSI_NCR_PCIQ_MAY_MISS_COMPLETIONS
220 ** Same as option 1, but also deal with
221 ** misconfigured interrupts.
223 ** - Edge triggerred instead of level sensitive.
224 ** - No interrupt line connected.
225 ** - IRQ number misconfigured.
227 ** If no interrupt is delivered, the driver will
228 ** catch the interrupt conditions 10 times per
229 ** second. No need to say that this option is
232 #elif SCSI_NCR_PCIQ_WORK_AROUND_OPT == 2
233 #define SCSI_NCR_PCIQ_MAY_NOT_FLUSH_PW_UPSTREAM
234 #define SCSI_NCR_PCIQ_MAY_REORDER_WRITES
235 #define SCSI_NCR_PCIQ_MAY_MISS_COMPLETIONS
236 #define SCSI_NCR_PCIQ_BROKEN_INTR
239 ** Some bridge designers decided to flush
240 ** everything prior to deliver the interrupt.
241 ** This option tries to deal with such a
244 #elif SCSI_NCR_PCIQ_WORK_AROUND_OPT == 3
245 #define SCSI_NCR_PCIQ_SYNC_ON_INTR
249 ** Other parameters not configurable with "make config"
250 ** Avoid to change these constants, unless you know what you are doing.
253 #define SCSI_NCR_ALWAYS_SIMPLE_TAG
254 #define SCSI_NCR_MAX_SCATTER (127)
255 #define SCSI_NCR_MAX_TARGET (16)
258 ** Compute some desirable value for CAN_QUEUE
260 ** The driver will use lower values if these
261 ** ones appear to be too large.
263 #define SCSI_NCR_CAN_QUEUE (8*SCSI_NCR_MAX_TAGS + 2*SCSI_NCR_MAX_TARGET)
264 #define SCSI_NCR_CMD_PER_LUN (SCSI_NCR_MAX_TAGS)
266 #define SCSI_NCR_SG_TABLESIZE (SCSI_NCR_MAX_SCATTER)
267 #define SCSI_NCR_TIMER_INTERVAL (HZ)
269 #if 1 /* defined CONFIG_SCSI_MULTI_LUN */
270 #define SCSI_NCR_MAX_LUN (16)
272 #define SCSI_NCR_MAX_LUN (1)
276 * IO functions definition for big/little endian CPU support.
277 * For now, the NCR is only supported in little endian addressing mode,
284 #define outw_b2l outw
285 #define outl_b2l outl
287 #define readb_raw readb
288 #define writeb_raw writeb
290 #if defined(SCSI_NCR_BIG_ENDIAN)
291 #define readw_l2b __raw_readw
292 #define readl_l2b __raw_readl
293 #define writew_b2l __raw_writew
294 #define writel_b2l __raw_writel
295 #define readw_raw __raw_readw
296 #define readl_raw __raw_readl
297 #define writew_raw __raw_writew
298 #define writel_raw __raw_writel
299 #else /* Other big-endian */
300 #define readw_l2b readw
301 #define readl_l2b readl
302 #define writew_b2l writew
303 #define writel_b2l writel
304 #define readw_raw readw
305 #define readl_raw readl
306 #define writew_raw writew
307 #define writel_raw writel
310 #else /* little endian */
314 #define outw_raw outw
315 #define outl_raw outl
317 #define readb_raw readb
318 #define readw_raw readw
319 #define readl_raw readl
320 #define writeb_raw writeb
321 #define writew_raw writew
322 #define writel_raw writel
326 #if !defined(__hppa__) && !defined(__mips__)
327 #ifdef SCSI_NCR_BIG_ENDIAN
328 #error "The NCR in BIG ENDIAN addressing mode is not (yet) supported"
332 #define MEMORY_BARRIER() mb()
336 * If the NCR uses big endian addressing mode over the
337 * PCI, actual io register addresses for byte and word
338 * accesses must be changed according to lane routing.
339 * Btw, ncr_offb() and ncr_offw() macros only apply to
340 * constants and so donnot generate bloated code.
343 #if defined(SCSI_NCR_BIG_ENDIAN)
345 #define ncr_offb(o) (((o)&~3)+((~((o)&3))&3))
346 #define ncr_offw(o) (((o)&~3)+((~((o)&3))&2))
350 #define ncr_offb(o) (o)
351 #define ncr_offw(o) (o)
356 * If the CPU and the NCR use same endian-ness addressing,
357 * no byte reordering is needed for script patching.
358 * Macro cpu_to_scr() is to be used for script patching.
359 * Macro scr_to_cpu() is to be used for getting a DWORD
363 #if defined(__BIG_ENDIAN) && !defined(SCSI_NCR_BIG_ENDIAN)
365 #define cpu_to_scr(dw) cpu_to_le32(dw)
366 #define scr_to_cpu(dw) le32_to_cpu(dw)
368 #elif defined(__LITTLE_ENDIAN) && defined(SCSI_NCR_BIG_ENDIAN)
370 #define cpu_to_scr(dw) cpu_to_be32(dw)
371 #define scr_to_cpu(dw) be32_to_cpu(dw)
375 #define cpu_to_scr(dw) (dw)
376 #define scr_to_cpu(dw) (dw)
381 * Access to the controller chip.
383 * If the CPU and the NCR use same endian-ness addressing,
384 * no byte reordering is needed for accessing chip io
385 * registers. Functions suffixed by '_raw' are assumed
386 * to access the chip over the PCI without doing byte
387 * reordering. Functions suffixed by '_l2b' are
388 * assumed to perform little-endian to big-endian byte
389 * reordering, those suffixed by '_b2l' blah, blah,
394 * MEMORY mapped IO input / output
397 #define INB_OFF(o) readb_raw((char __iomem *)np->reg + ncr_offb(o))
398 #define OUTB_OFF(o, val) writeb_raw((val), (char __iomem *)np->reg + ncr_offb(o))
400 #if defined(__BIG_ENDIAN) && !defined(SCSI_NCR_BIG_ENDIAN)
402 #define INW_OFF(o) readw_l2b((char __iomem *)np->reg + ncr_offw(o))
403 #define INL_OFF(o) readl_l2b((char __iomem *)np->reg + (o))
405 #define OUTW_OFF(o, val) writew_b2l((val), (char __iomem *)np->reg + ncr_offw(o))
406 #define OUTL_OFF(o, val) writel_b2l((val), (char __iomem *)np->reg + (o))
408 #elif defined(__LITTLE_ENDIAN) && defined(SCSI_NCR_BIG_ENDIAN)
410 #define INW_OFF(o) readw_b2l((char __iomem *)np->reg + ncr_offw(o))
411 #define INL_OFF(o) readl_b2l((char __iomem *)np->reg + (o))
413 #define OUTW_OFF(o, val) writew_l2b((val), (char __iomem *)np->reg + ncr_offw(o))
414 #define OUTL_OFF(o, val) writel_l2b((val), (char __iomem *)np->reg + (o))
418 #ifdef CONFIG_SCSI_NCR53C8XX_NO_WORD_TRANSFERS
419 /* Only 8 or 32 bit transfers allowed */
420 #define INW_OFF(o) (readb((char __iomem *)np->reg + ncr_offw(o)) << 8 | readb((char __iomem *)np->reg + ncr_offw(o) + 1))
422 #define INW_OFF(o) readw_raw((char __iomem *)np->reg + ncr_offw(o))
424 #define INL_OFF(o) readl_raw((char __iomem *)np->reg + (o))
426 #ifdef CONFIG_SCSI_NCR53C8XX_NO_WORD_TRANSFERS
427 /* Only 8 or 32 bit transfers allowed */
428 #define OUTW_OFF(o, val) do { writeb((char)((val) >> 8), (char __iomem *)np->reg + ncr_offw(o)); writeb((char)(val), (char __iomem *)np->reg + ncr_offw(o) + 1); } while (0)
430 #define OUTW_OFF(o, val) writew_raw((val), (char __iomem *)np->reg + ncr_offw(o))
432 #define OUTL_OFF(o, val) writel_raw((val), (char __iomem *)np->reg + (o))
436 #define INB(r) INB_OFF (offsetof(struct ncr_reg,r))
437 #define INW(r) INW_OFF (offsetof(struct ncr_reg,r))
438 #define INL(r) INL_OFF (offsetof(struct ncr_reg,r))
440 #define OUTB(r, val) OUTB_OFF (offsetof(struct ncr_reg,r), (val))
441 #define OUTW(r, val) OUTW_OFF (offsetof(struct ncr_reg,r), (val))
442 #define OUTL(r, val) OUTL_OFF (offsetof(struct ncr_reg,r), (val))
445 * Set bit field ON, OFF
448 #define OUTONB(r, m) OUTB(r, INB(r) | (m))
449 #define OUTOFFB(r, m) OUTB(r, INB(r) & ~(m))
450 #define OUTONW(r, m) OUTW(r, INW(r) | (m))
451 #define OUTOFFW(r, m) OUTW(r, INW(r) & ~(m))
452 #define OUTONL(r, m) OUTL(r, INL(r) | (m))
453 #define OUTOFFL(r, m) OUTL(r, INL(r) & ~(m))
456 * We normally want the chip to have a consistent view
457 * of driver internal data structures when we restart it.
460 #define OUTL_DSP(v) \
463 OUTL (nc_dsp, (v)); \
466 #define OUTONB_STD() \
469 OUTONB (nc_dcntl, (STD|NOCOM)); \
474 ** NCR53C8XX devices features table.
477 unsigned short revision_id;
478 unsigned char burst_max; /* log-base-2 of max burst */
479 unsigned char offset_max;
480 unsigned char nr_divisor;
481 unsigned int features;
482 #define FE_LED0 (1<<0)
483 #define FE_WIDE (1<<1) /* Wide data transfers */
484 #define FE_ULTRA (1<<2) /* Ultra speed 20Mtrans/sec */
485 #define FE_DBLR (1<<4) /* Clock doubler present */
486 #define FE_QUAD (1<<5) /* Clock quadrupler present */
487 #define FE_ERL (1<<6) /* Enable read line */
488 #define FE_CLSE (1<<7) /* Cache line size enable */
489 #define FE_WRIE (1<<8) /* Write & Invalidate enable */
490 #define FE_ERMP (1<<9) /* Enable read multiple */
491 #define FE_BOF (1<<10) /* Burst opcode fetch */
492 #define FE_DFS (1<<11) /* DMA fifo size */
493 #define FE_PFEN (1<<12) /* Prefetch enable */
494 #define FE_LDSTR (1<<13) /* Load/Store supported */
495 #define FE_RAM (1<<14) /* On chip RAM present */
496 #define FE_VARCLK (1<<15) /* SCSI clock may vary */
497 #define FE_RAM8K (1<<16) /* On chip RAM sized 8Kb */
498 #define FE_64BIT (1<<17) /* Have a 64-bit PCI interface */
499 #define FE_IO256 (1<<18) /* Requires full 256 bytes in PCI space */
500 #define FE_NOPM (1<<19) /* Scripts handles phase mismatch */
501 #define FE_LEDC (1<<20) /* Hardware control of LED */
502 #define FE_DIFF (1<<21) /* Support Differential SCSI */
503 #define FE_66MHZ (1<<23) /* 66MHz PCI Support */
504 #define FE_DAC (1<<24) /* Support DAC cycles (64 bit addressing) */
505 #define FE_ISTAT1 (1<<25) /* Have ISTAT1, MBOX0, MBOX1 registers */
506 #define FE_DAC_IN_USE (1<<26) /* Platform does DAC cycles */
507 #define FE_EHP (1<<27) /* 720: Even host parity */
508 #define FE_MUX (1<<28) /* 720: Multiplexed bus */
509 #define FE_EA (1<<29) /* 720: Enable Ack */
511 #define FE_CACHE_SET (FE_ERL|FE_CLSE|FE_WRIE|FE_ERMP)
512 #define FE_SCSI_SET (FE_WIDE|FE_ULTRA|FE_DBLR|FE_QUAD|F_CLK80)
513 #define FE_SPECIAL_SET (FE_CACHE_SET|FE_BOF|FE_DFS|FE_LDSTR|FE_PFEN|FE_RAM)
518 ** Driver setup structure.
520 ** This structure is initialized from linux config options.
521 ** It can be overridden at boot-up by the boot command line.
523 #define SCSI_NCR_MAX_EXCLUDES 8
524 struct ncr_driver_setup {
548 u32 excludes[SCSI_NCR_MAX_EXCLUDES];
554 ** Can be overriden at startup by a command line.
556 #define SCSI_NCR_DRIVER_SETUP \
558 SCSI_NCR_SETUP_MASTER_PARITY, \
559 SCSI_NCR_SETUP_SCSI_PARITY, \
560 SCSI_NCR_SETUP_DISCONNECTION, \
561 SCSI_NCR_SETUP_SPECIAL_FEATURES, \
562 SCSI_NCR_SETUP_FORCE_SYNC_NEGO, \
567 SCSI_NCR_SETUP_DEFAULT_TAGS, \
568 SCSI_NCR_SETUP_DEFAULT_SYNC, \
573 SCSI_NCR_SETUP_SETTLE_TIME, \
584 ** Boot fail safe setup.
585 ** Override initial setup from boot command line:
588 #define SCSI_NCR_DRIVER_SAFE_SETUP \
614 /**************** ORIGINAL CONTENT of ncrreg.h from FreeBSD ******************/
616 /*-----------------------------------------------------------------
618 ** The ncr 53c810 register structure.
620 **-----------------------------------------------------------------
624 /*00*/ u8 nc_scntl0; /* full arb., ena parity, par->ATN */
626 /*01*/ u8 nc_scntl1; /* no reset */
627 #define ISCON 0x10 /* connected to scsi */
628 #define CRST 0x08 /* force reset */
629 #define IARB 0x02 /* immediate arbitration */
631 /*02*/ u8 nc_scntl2; /* no disconnect expected */
632 #define SDU 0x80 /* cmd: disconnect will raise error */
633 #define CHM 0x40 /* sta: chained mode */
634 #define WSS 0x08 /* sta: wide scsi send [W]*/
635 #define WSR 0x01 /* sta: wide scsi received [W]*/
637 /*03*/ u8 nc_scntl3; /* cnf system clock dependent */
638 #define EWS 0x08 /* cmd: enable wide scsi [W]*/
639 #define ULTRA 0x80 /* cmd: ULTRA enable */
640 /* bits 0-2, 7 rsvd for C1010 */
642 /*04*/ u8 nc_scid; /* cnf host adapter scsi address */
643 #define RRE 0x40 /* r/w:e enable response to resel. */
644 #define SRE 0x20 /* r/w:e enable response to select */
646 /*05*/ u8 nc_sxfer; /* ### Sync speed and count */
647 /* bits 6-7 rsvd for C1010 */
649 /*06*/ u8 nc_sdid; /* ### Destination-ID */
651 /*07*/ u8 nc_gpreg; /* ??? IO-Pins */
653 /*08*/ u8 nc_sfbr; /* ### First byte in phase */
656 #define CREQ 0x80 /* r/w: SCSI-REQ */
657 #define CACK 0x40 /* r/w: SCSI-ACK */
658 #define CBSY 0x20 /* r/w: SCSI-BSY */
659 #define CSEL 0x10 /* r/w: SCSI-SEL */
660 #define CATN 0x08 /* r/w: SCSI-ATN */
661 #define CMSG 0x04 /* r/w: SCSI-MSG */
662 #define CC_D 0x02 /* r/w: SCSI-C_D */
663 #define CI_O 0x01 /* r/w: SCSI-I_O */
670 #define DFE 0x80 /* sta: dma fifo empty */
671 #define MDPE 0x40 /* int: master data parity error */
672 #define BF 0x20 /* int: script: bus fault */
673 #define ABRT 0x10 /* int: script: command aborted */
674 #define SSI 0x08 /* int: script: single step */
675 #define SIR 0x04 /* int: script: interrupt instruct. */
676 #define IID 0x01 /* int: script: illegal instruct. */
679 #define ILF 0x80 /* sta: data in SIDL register lsb */
680 #define ORF 0x40 /* sta: data in SODR register lsb */
681 #define OLF 0x20 /* sta: data in SODL register lsb */
682 #define AIP 0x10 /* sta: arbitration in progress */
683 #define LOA 0x08 /* sta: arbitration lost */
684 #define WOA 0x04 /* sta: arbitration won */
685 #define IRST 0x02 /* sta: scsi reset signal */
686 #define SDP 0x01 /* sta: scsi parity signal */
689 #define FF3210 0xf0 /* sta: bytes in the scsi fifo */
692 #define ILF1 0x80 /* sta: data in SIDL register msb[W]*/
693 #define ORF1 0x40 /* sta: data in SODR register msb[W]*/
694 #define OLF1 0x20 /* sta: data in SODL register msb[W]*/
695 #define DM 0x04 /* sta: DIFFSENS mismatch (895/6 only) */
696 #define LDSC 0x02 /* sta: disconnect & reconnect */
698 /*10*/ u8 nc_dsa; /* --> Base page */
703 /*14*/ u8 nc_istat; /* --> Main Command and status */
704 #define CABRT 0x80 /* cmd: abort current operation */
705 #define SRST 0x40 /* mod: reset chip */
706 #define SIGP 0x20 /* r/w: message from host to ncr */
707 #define SEM 0x10 /* r/w: message between host + ncr */
708 #define CON 0x08 /* sta: connected to scsi */
709 #define INTF 0x04 /* sta: int on the fly (reset by wr)*/
710 #define SIP 0x02 /* sta: scsi-interrupt */
711 #define DIP 0x01 /* sta: host/script interrupt */
713 /*15*/ u8 nc_istat1; /* 896 and later cores only */
714 #define FLSH 0x04 /* sta: chip is flushing */
715 #define SRUN 0x02 /* sta: scripts are running */
716 #define SIRQD 0x01 /* r/w: disable INT pin */
718 /*16*/ u8 nc_mbox0; /* 896 and later cores only */
719 /*17*/ u8 nc_mbox1; /* 896 and later cores only */
722 #define EHP 0x04 /* 720 even host parity */
727 /* bits 0-2,7 rsvd for C1010 */
730 #define FLF 0x08 /* cmd: flush dma fifo */
731 #define CLF 0x04 /* cmd: clear dma fifo */
732 #define FM 0x02 /* mod: fetch pin mode */
733 #define WRIE 0x01 /* mod: write and invalidate enable */
734 /* bits 4-7 rsvd for C1010 */
736 /*1c*/ u32 nc_temp; /* ### Temporary stack */
740 #define MUX 0x80 /* 720 host bus multiplex mode */
741 #define BDIS 0x80 /* mod: burst disable */
742 #define MPEE 0x08 /* mod: master parity error enable */
745 #define DFS 0x20 /* mod: dma fifo size */
746 /* bits 0-1, 3-7 rsvd for C1010 */
749 /*24*/ u32 nc_dbc; /* ### Byte count and command */
750 /*28*/ u32 nc_dnad; /* ### Next command register */
751 /*2c*/ u32 nc_dsp; /* --> Script Pointer */
752 /*30*/ u32 nc_dsps; /* --> Script pointer save/opcode#2 */
754 /*34*/ u8 nc_scratcha; /* Temporary register a */
755 /*35*/ u8 nc_scratcha1;
756 /*36*/ u8 nc_scratcha2;
757 /*37*/ u8 nc_scratcha3;
760 #define BL_2 0x80 /* mod: burst length shift value +2 */
761 #define BL_1 0x40 /* mod: burst length shift value +1 */
762 #define ERL 0x08 /* mod: enable read line */
763 #define ERMP 0x04 /* mod: enable read multiple */
764 #define BOF 0x02 /* mod: burst op code fetch */
769 /*3b*/ u8 nc_dcntl; /* --> Script execution control */
770 #define CLSE 0x80 /* mod: cache line size enable */
771 #define PFF 0x40 /* cmd: pre-fetch flush */
772 #define PFEN 0x20 /* mod: pre-fetch enable */
773 #define EA 0x20 /* mod: 720 enable-ack */
774 #define SSM 0x10 /* mod: single step mode */
775 #define IRQM 0x08 /* mod: irq mode (1 = totem pole !) */
776 #define STD 0x04 /* cmd: start dma mode */
777 #define IRQD 0x02 /* mod: irq disable */
778 #define NOCOM 0x01 /* cmd: protect sfbr while reselect */
779 /* bits 0-1 rsvd for C1010 */
783 /*40*/ u16 nc_sien; /* -->: interrupt enable */
784 /*42*/ u16 nc_sist; /* <--: interrupt status */
785 #define SBMC 0x1000/* sta: SCSI Bus Mode Change (895/6 only) */
786 #define STO 0x0400/* sta: timeout (select) */
787 #define GEN 0x0200/* sta: timeout (general) */
788 #define HTH 0x0100/* sta: timeout (handshake) */
789 #define MA 0x80 /* sta: phase mismatch */
790 #define CMP 0x40 /* sta: arbitration complete */
791 #define SEL 0x20 /* sta: selected by another device */
792 #define RSL 0x10 /* sta: reselected by another device*/
793 #define SGE 0x08 /* sta: gross error (over/underflow)*/
794 #define UDC 0x04 /* sta: unexpected disconnect */
795 #define RST 0x02 /* sta: scsi bus reset detected */
796 #define PAR 0x01 /* sta: scsi parity error */
802 /*48*/ u8 nc_stime0; /* cmd: timeout for select&handshake*/
803 /*49*/ u8 nc_stime1; /* cmd: timeout user defined */
804 /*4a*/ u16 nc_respid; /* sta: Reselect-IDs */
809 #define SCLK 0x80 /* Use the PCI clock as SCSI clock */
810 #define DBLEN 0x08 /* clock doubler running */
811 #define DBLSEL 0x04 /* clock doubler selected */
815 #define ROF 0x40 /* reset scsi offset (after gross error!) */
816 #define DIF 0x20 /* 720 SCSI differential mode */
817 #define EXT 0x02 /* extended filtering */
820 #define TE 0x80 /* c: tolerAnt enable */
821 #define HSC 0x20 /* c: Halt SCSI Clock */
822 #define CSF 0x02 /* c: clear scsi fifo */
824 /*50*/ u16 nc_sidl; /* Lowlevel: latched from scsi data */
826 #define SMODE 0xc0 /* SCSI bus mode (895/6 only) */
827 #define SMODE_HVD 0x40 /* High Voltage Differential */
828 #define SMODE_SE 0x80 /* Single Ended */
829 #define SMODE_LVD 0xc0 /* Low Voltage Differential */
830 #define LCKFRQ 0x20 /* Frequency Lock (895/6 only) */
831 /* bits 0-5 rsvd for C1010 */
834 /*54*/ u16 nc_sodl; /* Lowlevel: data out to scsi data */
835 /*56*/ u8 nc_ccntl0; /* Chip Control 0 (896) */
836 #define ENPMJ 0x80 /* Enable Phase Mismatch Jump */
837 #define PMJCTL 0x40 /* Phase Mismatch Jump Control */
838 #define ENNDJ 0x20 /* Enable Non Data PM Jump */
839 #define DISFC 0x10 /* Disable Auto FIFO Clear */
840 #define DILS 0x02 /* Disable Internal Load/Store */
841 #define DPR 0x01 /* Disable Pipe Req */
843 /*57*/ u8 nc_ccntl1; /* Chip Control 1 (896) */
844 #define ZMOD 0x80 /* High Impedance Mode */
845 #define DIC 0x10 /* Disable Internal Cycles */
846 #define DDAC 0x08 /* Disable Dual Address Cycle */
847 #define XTIMOD 0x04 /* 64-bit Table Ind. Indexing Mode */
848 #define EXTIBMV 0x02 /* Enable 64-bit Table Ind. BMOV */
849 #define EXDBMV 0x01 /* Enable 64-bit Direct BMOV */
851 /*58*/ u16 nc_sbdl; /* Lowlevel: data from scsi data */
854 /*5c*/ u8 nc_scr0; /* Working register B */
855 /*5d*/ u8 nc_scr1; /* */
856 /*5e*/ u8 nc_scr2; /* */
857 /*5f*/ u8 nc_scr3; /* */
859 /*60*/ u8 nc_scrx[64]; /* Working register C-R */
860 /*a0*/ u32 nc_mmrs; /* Memory Move Read Selector */
861 /*a4*/ u32 nc_mmws; /* Memory Move Write Selector */
862 /*a8*/ u32 nc_sfs; /* Script Fetch Selector */
863 /*ac*/ u32 nc_drs; /* DSA Relative Selector */
864 /*b0*/ u32 nc_sbms; /* Static Block Move Selector */
865 /*b4*/ u32 nc_dbms; /* Dynamic Block Move Selector */
866 /*b8*/ u32 nc_dnad64; /* DMA Next Address 64 */
867 /*bc*/ u16 nc_scntl4; /* C1010 only */
868 #define U3EN 0x80 /* Enable Ultra 3 */
869 #define AIPEN 0x40 /* Allow check upper byte lanes */
870 #define XCLKH_DT 0x08 /* Extra clock of data hold on DT
872 #define XCLKH_ST 0x04 /* Extra clock of data hold on ST
875 /*be*/ u8 nc_aipcntl0; /* Epat Control 1 C1010 only */
876 /*bf*/ u8 nc_aipcntl1; /* AIP Control C1010_66 Only */
878 /*c0*/ u32 nc_pmjad1; /* Phase Mismatch Jump Address 1 */
879 /*c4*/ u32 nc_pmjad2; /* Phase Mismatch Jump Address 2 */
880 /*c8*/ u8 nc_rbc; /* Remaining Byte Count */
881 /*c9*/ u8 nc_rbc1; /* */
882 /*ca*/ u8 nc_rbc2; /* */
883 /*cb*/ u8 nc_rbc3; /* */
885 /*cc*/ u8 nc_ua; /* Updated Address */
886 /*cd*/ u8 nc_ua1; /* */
887 /*ce*/ u8 nc_ua2; /* */
888 /*cf*/ u8 nc_ua3; /* */
889 /*d0*/ u32 nc_esa; /* Entry Storage Address */
890 /*d4*/ u8 nc_ia; /* Instruction Address */
894 /*d8*/ u32 nc_sbc; /* SCSI Byte Count (3 bytes only) */
895 /*dc*/ u32 nc_csbc; /* Cumulative SCSI Byte Count */
897 /* Following for C1010 only */
898 /*e0*/ u16 nc_crcpad; /* CRC Value */
899 /*e2*/ u8 nc_crccntl0; /* CRC control register */
900 #define SNDCRC 0x10 /* Send CRC Request */
901 /*e3*/ u8 nc_crccntl1; /* CRC control register */
902 /*e4*/ u32 nc_crcdata; /* CRC data register */
903 /*e8*/ u32 nc_e8_; /* rsvd */
904 /*ec*/ u32 nc_ec_; /* rsvd */
905 /*f0*/ u16 nc_dfbc; /* DMA FIFO byte count */
909 /*-----------------------------------------------------------
911 ** Utility macros for the script.
913 **-----------------------------------------------------------
916 #define REGJ(p,r) (offsetof(struct ncr_reg, p ## r))
917 #define REG(r) REGJ (nc_, r)
921 /*-----------------------------------------------------------
925 ** DT phases illegal for ncr driver.
927 **-----------------------------------------------------------
930 #define SCR_DATA_OUT 0x00000000
931 #define SCR_DATA_IN 0x01000000
932 #define SCR_COMMAND 0x02000000
933 #define SCR_STATUS 0x03000000
934 #define SCR_DT_DATA_OUT 0x04000000
935 #define SCR_DT_DATA_IN 0x05000000
936 #define SCR_MSG_OUT 0x06000000
937 #define SCR_MSG_IN 0x07000000
939 #define SCR_ILG_OUT 0x04000000
940 #define SCR_ILG_IN 0x05000000
942 /*-----------------------------------------------------------
944 ** Data transfer via SCSI.
946 **-----------------------------------------------------------
957 **-----------------------------------------------------------
960 #define OPC_MOVE 0x08000000
962 #define SCR_MOVE_ABS(l) ((0x00000000 | OPC_MOVE) | (l))
963 #define SCR_MOVE_IND(l) ((0x20000000 | OPC_MOVE) | (l))
964 #define SCR_MOVE_TBL (0x10000000 | OPC_MOVE)
966 #define SCR_CHMOV_ABS(l) ((0x00000000) | (l))
967 #define SCR_CHMOV_IND(l) ((0x20000000) | (l))
968 #define SCR_CHMOV_TBL (0x10000000)
975 /*-----------------------------------------------------------
979 **-----------------------------------------------------------
981 ** SEL_ABS | SCR_ID (0..15) [ | REL_JMP]
982 ** <<alternate_address>>
984 ** SEL_TBL | << dnad_offset>> [ | REL_JMP]
985 ** <<alternate_address>>
987 **-----------------------------------------------------------
990 #define SCR_SEL_ABS 0x40000000
991 #define SCR_SEL_ABS_ATN 0x41000000
992 #define SCR_SEL_TBL 0x42000000
993 #define SCR_SEL_TBL_ATN 0x43000000
996 #ifdef SCSI_NCR_BIG_ENDIAN
1012 #define SCR_JMP_REL 0x04000000
1013 #define SCR_ID(id) (((u32)(id)) << 16)
1015 /*-----------------------------------------------------------
1017 ** Waiting for Disconnect or Reselect
1019 **-----------------------------------------------------------
1022 ** dummy: <<alternate_address>>
1025 ** <<alternate_address>>
1027 **-----------------------------------------------------------
1030 #define SCR_WAIT_DISC 0x48000000
1031 #define SCR_WAIT_RESEL 0x50000000
1033 /*-----------------------------------------------------------
1037 **-----------------------------------------------------------
1039 ** SET (flags {|.. })
1041 ** CLR (flags {|.. })
1043 **-----------------------------------------------------------
1046 #define SCR_SET(f) (0x58000000 | (f))
1047 #define SCR_CLR(f) (0x60000000 | (f))
1049 #define SCR_CARRY 0x00000400
1050 #define SCR_TRG 0x00000200
1051 #define SCR_ACK 0x00000040
1052 #define SCR_ATN 0x00000008
1057 /*-----------------------------------------------------------
1059 ** Memory to memory move
1061 **-----------------------------------------------------------
1064 ** << source_address >>
1065 ** << destination_address >>
1067 ** SCR_COPY sets the NO FLUSH option by default.
1068 ** SCR_COPY_F does not set this option.
1070 ** For chips which do not support this option,
1071 ** ncr_copy_and_bind() will remove this bit.
1072 **-----------------------------------------------------------
1075 #define SCR_NO_FLUSH 0x01000000
1077 #define SCR_COPY(n) (0xc0000000 | SCR_NO_FLUSH | (n))
1078 #define SCR_COPY_F(n) (0xc0000000 | (n))
1080 /*-----------------------------------------------------------
1082 ** Register move and binary operations
1084 **-----------------------------------------------------------
1086 ** SFBR_REG (reg, op, data) reg = SFBR op data
1089 ** REG_SFBR (reg, op, data) SFBR = reg op data
1092 ** REG_REG (reg, op, data) reg = reg op data
1095 **-----------------------------------------------------------
1096 ** On 810A, 860, 825A, 875, 895 and 896 chips the content
1097 ** of SFBR register can be used as data (SCR_SFBR_DATA).
1098 ** The 896 has additionnal IO registers starting at
1099 ** offset 0x80. Bit 7 of register offset is stored in
1100 ** bit 7 of the SCRIPTS instruction first DWORD.
1101 **-----------------------------------------------------------
1104 #define SCR_REG_OFS(ofs) ((((ofs) & 0x7f) << 16ul) + ((ofs) & 0x80))
1106 #define SCR_SFBR_REG(reg,op,data) \
1107 (0x68000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul))
1109 #define SCR_REG_SFBR(reg,op,data) \
1110 (0x70000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul))
1112 #define SCR_REG_REG(reg,op,data) \
1113 (0x78000000 | (SCR_REG_OFS(REG(reg))) | (op) | (((data)&0xff)<<8ul))
1116 #define SCR_LOAD 0x00000000
1117 #define SCR_SHL 0x01000000
1118 #define SCR_OR 0x02000000
1119 #define SCR_XOR 0x03000000
1120 #define SCR_AND 0x04000000
1121 #define SCR_SHR 0x05000000
1122 #define SCR_ADD 0x06000000
1123 #define SCR_ADDC 0x07000000
1125 #define SCR_SFBR_DATA (0x00800000>>8ul) /* Use SFBR as data */
1127 /*-----------------------------------------------------------
1129 ** FROM_REG (reg) SFBR = reg
1132 ** TO_REG (reg) reg = SFBR
1135 ** LOAD_REG (reg, data) reg = <data>
1138 ** LOAD_SFBR(data) SFBR = <data>
1141 **-----------------------------------------------------------
1144 #define SCR_FROM_REG(reg) \
1145 SCR_REG_SFBR(reg,SCR_OR,0)
1147 #define SCR_TO_REG(reg) \
1148 SCR_SFBR_REG(reg,SCR_OR,0)
1150 #define SCR_LOAD_REG(reg,data) \
1151 SCR_REG_REG(reg,SCR_LOAD,data)
1153 #define SCR_LOAD_SFBR(data) \
1154 (SCR_REG_SFBR (gpreg, SCR_LOAD, data))
1156 /*-----------------------------------------------------------
1158 ** LOAD from memory to register.
1159 ** STORE from register to memory.
1161 ** Only supported by 810A, 860, 825A, 875, 895 and 896.
1163 **-----------------------------------------------------------
1166 ** <<start address>>
1168 ** LOAD_REL (LEN) (DSA relative)
1171 **-----------------------------------------------------------
1174 #define SCR_REG_OFS2(ofs) (((ofs) & 0xff) << 16ul)
1175 #define SCR_NO_FLUSH2 0x02000000
1176 #define SCR_DSA_REL2 0x10000000
1178 #define SCR_LOAD_R(reg, how, n) \
1179 (0xe1000000 | how | (SCR_REG_OFS2(REG(reg))) | (n))
1181 #define SCR_STORE_R(reg, how, n) \
1182 (0xe0000000 | how | (SCR_REG_OFS2(REG(reg))) | (n))
1184 #define SCR_LOAD_ABS(reg, n) SCR_LOAD_R(reg, SCR_NO_FLUSH2, n)
1185 #define SCR_LOAD_REL(reg, n) SCR_LOAD_R(reg, SCR_NO_FLUSH2|SCR_DSA_REL2, n)
1186 #define SCR_LOAD_ABS_F(reg, n) SCR_LOAD_R(reg, 0, n)
1187 #define SCR_LOAD_REL_F(reg, n) SCR_LOAD_R(reg, SCR_DSA_REL2, n)
1189 #define SCR_STORE_ABS(reg, n) SCR_STORE_R(reg, SCR_NO_FLUSH2, n)
1190 #define SCR_STORE_REL(reg, n) SCR_STORE_R(reg, SCR_NO_FLUSH2|SCR_DSA_REL2,n)
1191 #define SCR_STORE_ABS_F(reg, n) SCR_STORE_R(reg, 0, n)
1192 #define SCR_STORE_REL_F(reg, n) SCR_STORE_R(reg, SCR_DSA_REL2, n)
1195 /*-----------------------------------------------------------
1197 ** Waiting for Disconnect or Reselect
1199 **-----------------------------------------------------------
1201 ** JUMP [ | IFTRUE/IFFALSE ( ... ) ]
1204 ** JUMPR [ | IFTRUE/IFFALSE ( ... ) ]
1207 ** CALL [ | IFTRUE/IFFALSE ( ... ) ]
1210 ** CALLR [ | IFTRUE/IFFALSE ( ... ) ]
1213 ** RETURN [ | IFTRUE/IFFALSE ( ... ) ]
1216 ** INT [ | IFTRUE/IFFALSE ( ... ) ]
1219 ** INT_FLY [ | IFTRUE/IFFALSE ( ... ) ]
1226 ** DATA (data, mask)
1228 **-----------------------------------------------------------
1231 #define SCR_NO_OP 0x80000000
1232 #define SCR_JUMP 0x80080000
1233 #define SCR_JUMP64 0x80480000
1234 #define SCR_JUMPR 0x80880000
1235 #define SCR_CALL 0x88080000
1236 #define SCR_CALLR 0x88880000
1237 #define SCR_RETURN 0x90080000
1238 #define SCR_INT 0x98080000
1239 #define SCR_INT_FLY 0x98180000
1241 #define IFFALSE(arg) (0x00080000 | (arg))
1242 #define IFTRUE(arg) (0x00000000 | (arg))
1244 #define WHEN(phase) (0x00030000 | (phase))
1245 #define IF(phase) (0x00020000 | (phase))
1247 #define DATA(D) (0x00040000 | ((D) & 0xff))
1248 #define MASK(D,M) (0x00040000 | (((M ^ 0xff) & 0xff) << 8ul)|((D) & 0xff))
1250 #define CARRYSET (0x00200000)
1252 /*-----------------------------------------------------------
1256 **-----------------------------------------------------------
1263 #define S_GOOD (0x00)
1264 #define S_CHECK_COND (0x02)
1265 #define S_COND_MET (0x04)
1266 #define S_BUSY (0x08)
1267 #define S_INT (0x10)
1268 #define S_INT_COND_MET (0x14)
1269 #define S_CONFLICT (0x18)
1270 #define S_TERMINATED (0x20)
1271 #define S_QUEUE_FULL (0x28)
1272 #define S_ILLEGAL (0xff)
1273 #define S_SENSE (0x80)
1276 * End of ncrreg from FreeBSD
1280 Build a scatter/gather entry.
1281 see sym53c8xx_2/sym_hipd.h for more detailed sym_build_sge()
1285 #define ncr_build_sge(np, data, badd, len) \
1287 (data)->addr = cpu_to_scr(badd); \
1288 (data)->size = cpu_to_scr(len); \
1291 /*==========================================================
1293 ** Structures used by the detection routine to transmit
1294 ** device configuration to the attach function.
1296 **==========================================================
1303 void __iomem *base_v;
1304 void __iomem *base_2_v;
1306 /* port and reg fields to use INB, OUTB macros */
1307 volatile struct ncr_reg __iomem *reg;
1310 /*==========================================================
1312 ** Structure used by detection routine to save data on
1313 ** each detected board for attach.
1315 **==========================================================
1319 struct ncr_slot slot;
1320 struct ncr_chip chip;
1325 extern struct Scsi_Host *ncr_attach(struct scsi_host_template *tpnt, int unit, struct ncr_device *device);
1326 extern int ncr53c8xx_release(struct Scsi_Host *host);
1327 irqreturn_t ncr53c8xx_intr(int irq, void *dev_id, struct pt_regs * regs);
1328 extern int ncr53c8xx_init(void);
1329 extern void ncr53c8xx_exit(void);
1331 #endif /* NCR53C8XX_H */