3 * Copyright (C) 2005 Embedded Alley Solutions, Inc
6 * Per Hallsmark, per.hallsmark@mvista.com
7 * Copyright (C) 2000, 2001 MIPS Technologies, Inc.
8 * Copyright (C) 2001 Ralf Baechle
10 * Cleaned up and bug fixing: Pete Popov, ppopov@embeddedalley.com
12 * This program is free software; you can distribute it and/or modify it
13 * under the terms of the GNU General Public License (Version 2) as
14 * published by the Free Software Foundation.
16 * This program is distributed in the hope it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
26 #include <linux/compiler.h>
27 #include <linux/init.h>
28 #include <linux/irq.h>
29 #include <linux/sched.h>
30 #include <linux/slab.h>
31 #include <linux/interrupt.h>
32 #include <linux/kernel_stat.h>
33 #include <linux/random.h>
34 #include <linux/module.h>
37 #include <asm/gdb-stub.h>
41 static DEFINE_SPINLOCK(irq_lock);
43 /* default prio for interrupts */
44 /* first one is a no-no so therefore always prio 0 (disabled) */
45 static char gic_prio[PNX8550_INT_GIC_TOTINT] = {
46 0, 1, 1, 1, 1, 15, 1, 1, 1, 1, // 0 - 9
47 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 10 - 19
48 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 20 - 29
49 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 30 - 39
50 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 40 - 49
51 1, 1, 1, 1, 1, 1, 1, 1, 2, 1, // 50 - 59
52 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, // 60 - 69
56 static void hw0_irqdispatch(int irq)
58 /* find out which interrupt */
59 irq = PNX8550_GIC_VECTOR_0 >> 3;
62 printk("hw0_irqdispatch: irq 0, spurious interrupt?\n");
65 do_IRQ(PNX8550_INT_GIC_MIN + irq);
69 static void timer_irqdispatch(int irq)
71 irq = (0x01c0 & read_c0_config7()) >> 6;
73 if (unlikely(irq == 0)) {
74 printk("timer_irqdispatch: irq 0, spurious interrupt?\n");
79 do_IRQ(PNX8550_INT_TIMER1);
81 do_IRQ(PNX8550_INT_TIMER2);
83 do_IRQ(PNX8550_INT_TIMER3);
86 asmlinkage void plat_irq_dispatch(void)
88 unsigned int pending = read_c0_status() & read_c0_cause();
90 if (pending & STATUSF_IP2)
92 else if (pending & STATUSF_IP7) {
93 if (read_c0_config7() & 0x01c0)
100 static inline void modify_cp0_intmask(unsigned clr_mask, unsigned set_mask)
102 unsigned long status = read_c0_status();
104 status &= ~((clr_mask & 0xFF) << 8);
105 status |= (set_mask & 0xFF) << 8;
107 write_c0_status(status);
110 static inline void mask_gic_int(unsigned int irq_nr)
112 /* interrupt disabled, bit 26(WE_ENABLE)=1 and bit 16(enable)=0 */
113 PNX8550_GIC_REQ(irq_nr) = 1<<28; /* set priority to 0 */
116 static inline void unmask_gic_int(unsigned int irq_nr)
118 /* set prio mask to lower four bits and enable interrupt */
119 PNX8550_GIC_REQ(irq_nr) = (1<<26 | 1<<16) | (1<<28) | gic_prio[irq_nr];
122 static inline void mask_irq(unsigned int irq_nr)
124 if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
125 modify_cp0_intmask(1 << irq_nr, 0);
126 } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
127 (irq_nr <= PNX8550_INT_GIC_MAX)) {
128 mask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
129 } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
130 (irq_nr <= PNX8550_INT_TIMER_MAX)) {
131 modify_cp0_intmask(1 << 7, 0);
133 printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
137 static inline void unmask_irq(unsigned int irq_nr)
139 if ((PNX8550_INT_CP0_MIN <= irq_nr) && (irq_nr <= PNX8550_INT_CP0_MAX)) {
140 modify_cp0_intmask(0, 1 << irq_nr);
141 } else if ((PNX8550_INT_GIC_MIN <= irq_nr) &&
142 (irq_nr <= PNX8550_INT_GIC_MAX)) {
143 unmask_gic_int(irq_nr - PNX8550_INT_GIC_MIN);
144 } else if ((PNX8550_INT_TIMER_MIN <= irq_nr) &&
145 (irq_nr <= PNX8550_INT_TIMER_MAX)) {
146 modify_cp0_intmask(0, 1 << 7);
148 printk("mask_irq: irq %d doesn't exist!\n", irq_nr);
152 #define pnx8550_disable pnx8550_ack
153 static void pnx8550_ack(unsigned int irq)
157 spin_lock_irqsave(&irq_lock, flags);
159 spin_unlock_irqrestore(&irq_lock, flags);
162 #define pnx8550_enable pnx8550_unmask
163 static void pnx8550_unmask(unsigned int irq)
167 spin_lock_irqsave(&irq_lock, flags);
169 spin_unlock_irqrestore(&irq_lock, flags);
172 static unsigned int startup_irq(unsigned int irq_nr)
174 pnx8550_unmask(irq_nr);
178 static void shutdown_irq(unsigned int irq_nr)
184 int pnx8550_set_gic_priority(int irq, int priority)
186 int gic_irq = irq-PNX8550_INT_GIC_MIN;
187 int prev_priority = PNX8550_GIC_REQ(gic_irq) & 0xf;
189 gic_prio[gic_irq] = priority;
190 PNX8550_GIC_REQ(gic_irq) |= (0x10000000 | gic_prio[gic_irq]);
192 return prev_priority;
195 static inline void mask_and_ack_level_irq(unsigned int irq)
197 pnx8550_disable(irq);
201 static void end_irq(unsigned int irq)
203 if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS))) {
208 static struct irq_chip level_irq_type = {
209 .typename = "PNX Level IRQ",
210 .startup = startup_irq,
211 .shutdown = shutdown_irq,
212 .enable = pnx8550_enable,
213 .disable = pnx8550_disable,
214 .ack = mask_and_ack_level_irq,
218 static struct irqaction gic_action = {
219 .handler = no_action,
220 .flags = IRQF_DISABLED,
224 static struct irqaction timer_action = {
225 .handler = no_action,
226 .flags = IRQF_DISABLED,
230 void __init arch_init_irq(void)
235 for (i = 0; i < PNX8550_INT_CP0_TOTINT; i++) {
236 irq_desc[i].chip = &level_irq_type;
237 pnx8550_ack(i); /* mask the irq just in case */
240 /* init of GIC/IPC interrupts */
241 /* should be done before cp0 since cp0 init enables the GIC int */
242 for (i = PNX8550_INT_GIC_MIN; i <= PNX8550_INT_GIC_MAX; i++) {
243 int gic_int_line = i - PNX8550_INT_GIC_MIN;
244 if (gic_int_line == 0 )
245 continue; // don't fiddle with int 0
247 * enable change of TARGET, ENABLE and ACTIVE_LOW bits
248 * set TARGET 0 to route through hw0 interrupt
249 * set ACTIVE_LOW 0 active high (correct?)
251 * We really should setup an interrupt description table
253 * Note, PCI INTA is active low on the bus, but inverted
254 * in the GIC, so to us it's active high.
256 #ifdef CONFIG_PNX8550_V2PCI
257 if (gic_int_line == (PNX8550_INT_GPIO0 - PNX8550_INT_GIC_MIN)) {
258 /* PCI INT through gpio 8, which is setup in
259 * pnx8550_setup.c and routed to GPIO
260 * Interrupt Level 0 (GPIO Connection 58).
261 * Set it active low. */
263 PNX8550_GIC_REQ(gic_int_line) = 0x1E020000;
267 PNX8550_GIC_REQ(i - PNX8550_INT_GIC_MIN) = 0x1E000000;
270 /* mask/priority is still 0 so we will not get any
271 * interrupts until it is unmasked */
273 irq_desc[i].chip = &level_irq_type;
276 /* Priority level 0 */
277 PNX8550_GIC_PRIMASK_0 = PNX8550_GIC_PRIMASK_1 = 0;
279 /* Set int vector table address */
280 PNX8550_GIC_VECTOR_0 = PNX8550_GIC_VECTOR_1 = 0;
282 irq_desc[MIPS_CPU_GIC_IRQ].chip = &level_irq_type;
283 setup_irq(MIPS_CPU_GIC_IRQ, &gic_action);
285 /* init of Timer interrupts */
286 for (i = PNX8550_INT_TIMER_MIN; i <= PNX8550_INT_TIMER_MAX; i++) {
287 irq_desc[i].chip = &level_irq_type;
291 configPR = read_c0_config7();
292 configPR |= 0x00000038;
293 write_c0_config7(configPR);
295 irq_desc[MIPS_CPU_TIMER_IRQ].chip = &level_irq_type;
296 setup_irq(MIPS_CPU_TIMER_IRQ, &timer_action);
299 EXPORT_SYMBOL(pnx8550_set_gic_priority);