Fix my nv10 cursor.
[nouveau] / src / nvreg.h
1 /* $XConsortium: nvreg.h /main/2 1996/10/28 05:13:41 kaleb $ */
2 /*
3  * Copyright 1996-1997  David J. McKay
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * DAVID J. MCKAY BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
19  * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
20  * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21  * SOFTWARE.
22  */
23
24 /* $XFree86: xc/programs/Xserver/hw/xfree86/drivers/nv/nvreg.h,v 1.6 2002/01/25 21:56:06 tsi Exp $ */
25
26 #ifndef __NVREG_H_
27 #define __NVREG_H_
28
29 #define NV_PMC_OFFSET               0x00000000
30 #define NV_PMC_SIZE                 0x00001000
31
32 #define NV_PBUS_OFFSET              0x00001000
33 #define NV_PBUS_SIZE                0x00001000
34
35 #define NV_PFIFO_OFFSET             0x00002000
36 #define NV_PFIFO_SIZE               0x00002000
37
38 #define NV_HDIAG_OFFSET             0x00005000
39 #define NV_HDIAG_SIZE               0x00001000
40
41 #define NV_PRAM_OFFSET              0x00006000
42 #define NV_PRAM_SIZE                0x00001000
43
44 #define NV_PVIDEO_OFFSET            0x00008000
45 #define NV_PVIDEO_SIZE              0x00001000
46
47 #define NV_PTIMER_OFFSET            0x00009000
48 #define NV_PTIMER_SIZE              0x00001000
49
50 #define NV_PPM_OFFSET               0x0000A000
51 #define NV_PPM_SIZE                 0x00001000
52
53 #define NV_PVGA_OFFSET              0x000A0000
54 #define NV_PVGA_SIZE                0x00020000
55
56 #define NV_PVIO0_OFFSET             0x000C0000
57 #define NV_PVIO_SIZE                0x00002000
58 #define NV_PVIO1_OFFSET             0x000C2000
59
60 #define NV_PFB_OFFSET               0x00100000
61 #define NV_PFB_SIZE                 0x00001000
62
63 #define NV_PEXTDEV_OFFSET           0x00101000
64 #define NV_PEXTDEV_SIZE             0x00001000
65
66 #define NV_PME_OFFSET               0x00200000
67 #define NV_PME_SIZE                 0x00001000
68
69 #define NV_PROM_OFFSET              0x00300000
70 #define NV_PROM_SIZE                0x00010000
71
72 #define NV_PGRAPH_OFFSET            0x00400000
73 #define NV_PGRAPH_SIZE              0x00010000
74
75 #define NV_PCRTC0_OFFSET            0x00600000
76 #define NV_PCRTC0_SIZE              0x00002000 /* empirical */
77
78 #define NV_PCIO0_OFFSET             0x00601000
79 #define NV_PCIO_SIZE                0x00002000
80 #define NV_PCIO1_OFFSET             0x00603000
81
82 #define NV50_PCRTC_OFFSET           0x00610000
83 #define NV50_PCRTC_SIZE             0x00004000 /* Until a better guess comes along */
84
85 #define NV_PRAMDAC0_OFFSET          0x00680000
86 #define NV_PRAMDAC0_SIZE            0x00002000
87
88 #define NV_PDIO0_OFFSET             0x00681000
89 #define NV_PDIO_SIZE                0x00002000
90 #define NV_PDIO1_OFFSET             0x00683000
91
92 /* FIXME one of these is wrong */
93 #define NV_PRAMIN_OFFSET            0x00710000
94 #define NV_PRAMIN_SIZE              0x00100000
95
96 #define NV_FIFO_OFFSET              0x00800000
97 #define NV_FIFO_SIZE                0x00800000
98
99 #define CRTC_INDEX_COLOR                0x3d4
100 #define CRTC_DATA_COLOR                 0x3d5
101
102 /* Nvidia CRTC indexed registers */
103 /* VGA standard registers: - from Haiku */
104 #define NV_VGA_CRTCX_HTOTAL             0x00
105 #define NV_VGA_CRTCX_HDISPE             0x01
106 #define NV_VGA_CRTCX_HBLANKS            0x02
107 #define NV_VGA_CRTCX_HBLANKE            0x03
108 #define NV_VGA_CRTCX_HSYNCS             0x04
109 #define NV_VGA_CRTCX_HSYNCE             0x05
110 #define NV_VGA_CRTCX_VTOTAL             0x06
111 #define NV_VGA_CRTCX_OVERFLOW           0x07
112 #define NV_VGA_CRTCX_PRROWSCN           0x08
113 #define NV_VGA_CRTCX_MAXSCLIN           0x09
114 #define NV_VGA_CRTCX_VGACURSTART        0x0a
115 #define NV_VGA_CRTCX_VGACUREND          0x0b
116 #define NV_VGA_CRTCX_FBSTADDH           0x0c
117 #define NV_VGA_CRTCX_FBSTADDL           0x0d
118 #define NV_VGA_CRTCX_VSYNCS             0x10
119 #define NV_VGA_CRTCX_VSYNCE             0x11
120 #define NV_VGA_CRTCX_VDISPE             0x12
121 #define NV_VGA_CRTCX_PITCHL             0x13
122 #define NV_VGA_CRTCX_UNDERLINE          0x14
123 #define NV_VGA_CRTCX_VBLANKS            0x15
124 #define NV_VGA_CRTCX_VBLANKE            0x16
125 #define NV_VGA_CRTCX_MODECTL            0x17
126 #define NV_VGA_CRTCX_LINECOMP           0x18
127 /* Extended VGA CRTC registers */
128 #define NV_VGA_CRTCX_REPAINT0           0x19
129 #define NV_VGA_CRTCX_REPAINT1           0x1a
130 #define NV_VGA_CRTCX_FIFO0              0x1b
131 #define NV_VGA_CRTCX_FIFO1              0x1c
132 #define NV_VGA_CRTCX_LOCK               0x1f
133 #define NV_VGA_CRTCX_FIFO_LWM           0x20
134 #define NV_VGA_CRTCX_BUFFER             0x21
135 #define NV_VGA_CRTCX_LSR                0x25
136 #define NV_VGA_CRTCX_26                 0x26
137 #define NV_VGA_CRTCX_27                 0x27
138 #define NV_VGA_CRTCX_PIXEL              0x28
139 #define NV_VGA_CRTCX_HEB                0x2d
140 #define NV_VGA_CRTCX_2E                 0x2e
141 #define NV_VGA_CRTCX_CURCTL2            0x2f
142 #define NV_VGA_CRTCX_CURCTL0            0x30
143 #define NV_VGA_CRTCX_CURCTL1            0x31
144 #define NV_VGA_CRTCX_LCD                0x33
145 #define NV_VGA_CRTCX_INTERLACE          0x39
146 #define NV_VGA_CRTCX_3B                 0x3b
147 #define NV_VGA_CRTCX_SCRATCH4           0x3c
148 #define NV_VGA_CRTCX_EXTRA              0x41
149 #define NV_VGA_CRTCX_OWNER              0x44
150 #define NV_VGA_CRTCX_45                 0x45
151 #define NV_VGA_CRTCX_SWAPPING           0x46
152 #define NV_VGA_CRTCX_FIFO_LWM_NV30      0x47
153 #define NV_VGA_CRTCX_4B                 0x4b
154 #define NV_VGA_CRTCX_FP_HTIMING         0x53
155 #define NV_VGA_CRTCX_FP_VTIMING         0x54
156 #define NV_VGA_CRTCX_52                 0x52
157 #define NV_VGA_CRTCX_55                 0x55
158 #define NV_VGA_CRTCX_56                 0x56
159 #define NV_VGA_CRTCX_57                 0x57
160 #define NV_VGA_CRTCX_58                 0x58
161 #define NV_VGA_CRTCX_59                 0x59
162 #define NV_VGA_CRTCX_85                 0x85
163 #define NV_VGA_CRTCX_86                 0x86
164
165 #define NV_PMC_BOOT_0                   0x00000000
166 #define NV_PMC_ENABLE                   0x00000200
167
168 #define NV_PBUS_DEBUG_1                 0x00001084
169 #define NV_PBUS_DEBUG_4                 0x00001098
170 #define NV_PBUS_DEBUG_DUALHEAD_CTL      0x000010f0
171 #define NV_PBUS_POWERCTRL_1             0x00001584
172 #define NV_PBUS_POWERCTRL_2             0x00001588
173 #define NV_PBUS_POWERCTRL_4             0x00001590
174 #define NV_PBUS_PCI_NV_19               0x0000184C
175 #define NV_PBUS_PCI_NV_20               0x00001850
176 #       define NV_PBUS_PCI_NV_20_ROM_SHADOW_DISABLED    (0 << 0)
177 #       define NV_PBUS_PCI_NV_20_ROM_SHADOW_ENABLED     (1 << 0)
178
179 #define NV_PFIFO_RAMHT                  0x00002210
180
181 #define NV_PFB_BOOT_0                   0x00100000
182 #define NV_PFB_CFG0                     0x00100200
183 #define NV_PFB_CFG1                     0x00100204
184 #define NV_PFB_020C                     0x0010020C
185 #define NV_PFB_REFCTRL                  0x00100210
186 #       define NV_PFB_REFCTRL_VALID_1                   (1 << 31)
187 #define NV_PFB_PAD                      0x0010021C
188 #       define NV_PFB_PAD_CKE_NORMAL                    (1 << 0)
189 #define NV_PFB_TILE_NV10                0x00100240
190 #define NV_PFB_TILE_SIZE_NV10           0x00100244
191 #define NV_PFB_REF                      0x001002D0
192 #       define NV_PFB_REF_CMD_REFRESH                   (1 << 0)
193 #define NV_PFB_PRE                      0x001002D4
194 #       define NV_PFB_PRE_CMD_PRECHARGE                 (1 << 0)
195 #define NV_PFB_CLOSE_PAGE2              0x0010033C
196 #define NV_PFB_TILE_NV40                0x00100600
197 #define NV_PFB_TILE_SIZE_NV40           0x00100604
198
199 #define NV_PEXTDEV_BOOT_0               0x00101000
200 #       define NV_PEXTDEV_BOOT_0_STRAP_FP_IFACE_12BIT   (1 << 15)
201 #define NV_PEXTDEV_BOOT_3               0x0010100c
202
203 #define NV_CRTC_INTR_0                  0x00600100
204 #       define NV_CRTC_INTR_VBLANK                      (1<<0)
205 #define NV_CRTC_INTR_EN_0               0x00600140
206 #define NV_CRTC_START                   0x00600800
207 #define NV_CRTC_CONFIG                  0x00600804
208 #define NV_CRTC_CURSOR_ADDRESS          0x0060080C
209 #define NV_CRTC_CURSOR_CONFIG           0x00600810
210 #       define NV_CRTC_CURSOR_CONFIG_ENABLE             (1 << 0)
211 #       define NV_CRTC_CURSOR_CONFIG_DOUBLE_SCAN        (1 << 4)
212 #       define NV_CRTC_CURSOR_CONFIG_32BPP              (1 << 12)
213 #       define NV_CRTC_CURSOR_CONFIG_64PIXELS           (1 << 16)
214 #       define NV_CRTC_CURSOR_CONFIG_32LINES            (1 << 25)
215 #       define NV_CRTC_CURSOR_CONFIG_64LINES            (1 << 26)
216 #       define NV_CRTC_CURSOR_CONFIG_ALPHA_BLEND        (1 << 28)
217
218 #define NV_CRTC_GPIO                    0x00600818
219 #define NV_CRTC_GPIO_EXT                0x0060081c
220 #define NV_CRTC_0830                    0x00600830
221 #define NV_CRTC_0834                    0x00600834
222 #define NV_CRTC_0850                    0x00600850
223 #define NV_CRTC_FSEL                    0x00600860
224 #       define NV_CRTC_FSEL_I2C                         (1<<4)
225 #       define NV_CRTC_FSEL_TVOUT1                      (1<<8)
226 #       define NV_CRTC_FSEL_TVOUT2                      (2<<8)
227 #       define NV_CRTC_FSEL_OVERLAY                     (1<<12)
228 #       define NV_CRTC_FSEL_FPP2                        (1<<16)
229 #       define NV_CRTC_FSEL_FPP1                        (2<<16)
230
231 #define NV_RAMDAC_CURSOR_POS            0x00680300
232 #define NV_RAMDAC_CURSOR_CTRL           0x00680320
233 #define NV_RAMDAC_CURSOR_DATA_LO        0x00680324
234 #define NV_RAMDAC_CURSOR_DATA_HI        0x00680328
235 #define NV_RAMDAC_NV10_CURSYNC          0x00680404
236
237 #define NV_RAMDAC_NVPLL                 0x00680500
238 #define NV_RAMDAC_MPLL                  0x00680504
239 #define NV_RAMDAC_VPLL                  0x00680508
240 #       define NV_RAMDAC_PLL_COEFF_MDIV                 0x000000FF
241 #       define NV_RAMDAC_PLL_COEFF_NDIV                 0x0000FF00
242 #       define NV_RAMDAC_PLL_COEFF_PDIV                 0x00070000
243 #       define NV30_RAMDAC_ENABLE_VCO2                  (1 << 7)
244
245 #define NV_RAMDAC_PLL_SELECT            0x0068050c
246 /* Without this it will use vpll1 */
247 /* Maybe only for nv4x */
248 #       define NV_RAMDAC_PLL_SELECT_USE_VPLL2_FALSE     (0<<2)
249 #       define NV_RAMDAC_PLL_SELECT_USE_VPLL2_TRUE      (1<<2)
250 #       define NV_RAMDAC_PLL_SELECT_DLL_BYPASS          (1<<4)
251 #       define NV_RAMDAC_PLL_SELECT_PLL_SOURCE_DEFAULT  (0<<8)
252 #       define NV_RAMDAC_PLL_SELECT_PLL_SOURCE_MPLL     (1<<8)
253 #       define NV_RAMDAC_PLL_SELECT_PLL_SOURCE_VPLL     (2<<8)
254 #       define NV_RAMDAC_PLL_SELECT_PLL_SOURCE_NVPLL    (4<<8)
255 #       define NV_RAMDAC_PLL_SELECT_PLL_SOURCE_ALL      (7<<8)
256 /* Does this name make sense? */
257 #       define NV_RAMDAC_PLL_SELECT_PLL_SOURCE_VPLL2    (1<<11)
258 #       define NV_RAMDAC_PLL_SELECT_MPLL_BYPASS_FALSE   (0<<12)
259 #       define NV_RAMDAC_PLL_SELECT_MPLL_BYPASS_TRUE    (1<<12)
260 #       define NV_RAMDAC_PLL_SELECT_VS_PCLK_TV_NONE     (0<<16)
261 #       define NV_RAMDAC_PLL_SELECT_VS_PCLK_TV_VSCLK    (1<<16)
262 #       define NV_RAMDAC_PLL_SELECT_VS_PCLK_TV_PCLK     (2<<16)
263 #       define NV_RAMDAC_PLL_SELECT_VS_PCLK_TV_BOTH     (3<<16)
264 #       define NV_RAMDAC_PLL_SELECT_TVCLK_SOURCE_EXT    (0<<20)
265 #       define NV_RAMDAC_PLL_SELECT_TVCLK_SOURCE_VIP    (1<<20)
266 #       define NV_RAMDAC_PLL_SELECT_TVCLK_RATIO_DB1     (0<<24)
267 #       define NV_RAMDAC_PLL_SELECT_TVCLK_RATIO_DB2     (1<<24)
268 #       define NV_RAMDAC_PLL_SELECT_VCLK_RATIO_DB1      (0<<28)
269 #       define NV_RAMDAC_PLL_SELECT_VCLK_RATIO_DB2      (1<<28)
270 #       define NV_RAMDAC_PLL_SELECT_VCLK2_RATIO_DB1     (0<<29)
271 #       define NV_RAMDAC_PLL_SELECT_VCLK2_RATIO_DB2     (1<<29)
272
273 #define NV_RAMDAC_PLL_SETUP_CONTROL     0x00680510
274 #define NV_RAMDAC_PLL_TEST_COUNTER      0x00680514
275 #define NV_RAMDAC_PALETTE_TEST          0x00680518
276 #define NV_RAMDAC_VPLL2                 0x00680520
277 #define NV_RAMDAC_SEL_CLK               0x00680524
278 #define NV_RAMDAC_DITHER_NV11           0x00680528
279 #define NV_RAMDAC_OUTPUT                0x0068052c
280 #       define NV_RAMDAC_OUTPUT_DAC_ENABLE              (1<<0)
281 #       define NV_RAMDAC_OUTPUT_SELECT_CRTC1            (1<<8)
282
283 #define NV_RAMDAC_NVPLL_B               0x00680570
284 #define NV_RAMDAC_MPLL_B                0x00680574
285 #define NV_RAMDAC_VPLL_B                0x00680578
286 #define NV_RAMDAC_VPLL2_B               0x0068057c
287 /* Educated guess, should remain on for NV4x vpll's. */
288 #       define NV31_RAMDAC_ENABLE_VCO2                  (1 << 31)
289
290 #define NV_RAMDAC_580                   0x00680580
291 /* This is not always activated, but only when VCLK_RATIO_DB1 is used */
292 #       define NV_RAMDAC_580_VPLL1_ACTIVE               (1<<8)
293 #       define NV_RAMDAC_580_VPLL2_ACTIVE               (1<<28)
294
295 #define NV_RAMDAC_594                   0x00680594
296 #define NV_RAMDAC_GENERAL_CONTROL       0x00680600
297 #define NV_RAMDAC_TEST_CONTROL          0x00680608
298 #define NV_RAMDAC_TEST_DATA             0x00680610
299 /* This register is similar to TEST_CONTROL in the style of values */
300 #define NV_RAMDAC_670                   0x00680670
301
302 #define NV_RAMDAC_TV_SETUP              0x00680700
303 #define NV_RAMDAC_TV_VBLANK_START       0x00680704
304 #define NV_RAMDAC_TV_VBLANK_END         0x00680708
305 #define NV_RAMDAC_TV_HBLANK_START       0x0068070c
306 #define NV_RAMDAC_TV_HBLANK_END         0x00680710
307 #define NV_RAMDAC_TV_BLANK_COLOR        0x00680714
308 #define NV_RAMDAC_TV_VTOTAL             0x00680720
309 #define NV_RAMDAC_TV_VSYNC_START        0x00680724
310 #define NV_RAMDAC_TV_VSYNC_END          0x00680728
311 #define NV_RAMDAC_TV_HTOTAL             0x0068072c
312 #define NV_RAMDAC_TV_HSYNC_START        0x00680730
313 #define NV_RAMDAC_TV_HSYNC_END          0x00680734
314 #define NV_RAMDAC_TV_SYNC_DELAY         0x00680738
315
316 #define REG_DISP_END 0
317 #define REG_DISP_TOTAL 1
318 #define REG_DISP_CRTC 2
319 #define REG_DISP_SYNC_START 3
320 #define REG_DISP_SYNC_END 4
321 #define REG_DISP_VALID_START 5
322 #define REG_DISP_VALID_END 6
323
324 #define NV_RAMDAC_FP_VDISP_END          0x00680800
325 #define NV_RAMDAC_FP_VTOTAL             0x00680804
326 #define NV_RAMDAC_FP_VCRTC              0x00680808
327 #define NV_RAMDAC_FP_VSYNC_START        0x0068080c
328 #define NV_RAMDAC_FP_VSYNC_END          0x00680810
329 #define NV_RAMDAC_FP_VVALID_START       0x00680814
330 #define NV_RAMDAC_FP_VVALID_END         0x00680818
331 #define NV_RAMDAC_FP_HDISP_END          0x00680820
332 #define NV_RAMDAC_FP_HTOTAL             0x00680824
333 #define NV_RAMDAC_FP_HCRTC              0x00680828
334 #define NV_RAMDAC_FP_HSYNC_START        0x0068082c
335 #define NV_RAMDAC_FP_HSYNC_END          0x00680830
336 #define NV_RAMDAC_FP_HVALID_START       0x00680834
337 #define NV_RAMDAC_FP_HVALID_END         0x00680838
338
339 #define NV_RAMDAC_FP_DITHER             0x0068083c
340 #define NV_RAMDAC_FP_CHECKSUM           0x00680840
341 #define NV_RAMDAC_FP_TEST_CONTROL       0x00680844
342 #define NV_RAMDAC_FP_CONTROL            0x00680848
343 #       define NV_RAMDAC_FP_CONTROL_VSYNC_NEG           (0 << 0)
344 #       define NV_RAMDAC_FP_CONTROL_VSYNC_POS           (1 << 0)
345 #       define NV_RAMDAC_FP_CONTROL_VSYNC_DISABLE       (2 << 0)
346 #       define NV_RAMDAC_FP_CONTROL_HSYNC_NEG           (0 << 4)
347 #       define NV_RAMDAC_FP_CONTROL_HSYNC_POS           (1 << 4)
348 #       define NV_RAMDAC_FP_CONTROL_HSYNC_DISABLE       (2 << 4)
349 #       define NV_RAMDAC_FP_CONTROL_MODE_SCALE          (0 << 8)
350 #       define NV_RAMDAC_FP_CONTROL_MODE_CENTER         (1 << 8)
351 #       define NV_RAMDAC_FP_CONTROL_MODE_NATIVE         (2 << 8)
352 #       define NV_RAMDAC_FP_CONTROL_WIDTH_12                    (1 << 24)
353 #       define NV_RAMDAC_FP_CONTROL_DISPEN_POS                  (1 << 28)
354 #       define NV_RAMDAC_FP_CONTROL_DISPEN_DISABLE              (2 << 28)
355 #define NV_RAMDAC_FP_850                0x00680850
356 #define NV_RAMDAC_FP_85C                0x0068085c
357
358 #define NV_RAMDAC_FP_DEBUG_0            0x00680880
359 #       define NV_RAMDAC_FP_DEBUG_0_XSCALE_ENABLED      (1 << 0)
360 #       define NV_RAMDAC_FP_DEBUG_0_YSCALE_ENABLED      (1 << 4)
361 /* This doesn't seem to be essential for tmds, but still often set */
362 #       define NV_RAMDAC_FP_DEBUG_0_TMDS_ENABLED        (1 << 7)
363 #       define NV_RAMDAC_FP_DEBUG_0_PWRDOWN_FPCLK       (1 << 28)
364 #       define NV_RAMDAC_FP_DEBUG_0_PWRDOWN_TMDS_PLL    (2 << 28)
365 #       define NV_RAMDAC_FP_DEBUG_0_PWRDOWN_BOTH        (3 << 28)
366 #define NV_RAMDAC_FP_DEBUG_1            0x00680884
367 #define NV_RAMDAC_FP_DEBUG_2            0x00680888
368 #define NV_RAMDAC_FP_DEBUG_3            0x0068088C
369
370 /* Some unknown regs, purely for NV30 it seems. */
371 #define NV30_RAMDAC_890                 0x00680890
372 #define NV30_RAMDAC_894                 0x00680894
373 #define NV30_RAMDAC_89C                 0x0068089C
374
375 #define NV_RAMDAC_FP_TMDS_CONTROL       0x006808b0
376 #       define NV_RAMDAC_FP_TMDS_CONTROL_WRITE_DISABLE  (1<<16)
377 #define NV_RAMDAC_FP_TMDS_DATA          0x006808b4
378 #define NV_RAMDAC_FP_TMDS_CONTROL_2     0x006808b8
379 #       define NV_RAMDAC_FP_TMDS_CONTROL_2_WRITE_DISABLE        (1<<16)
380 #define NV_RAMDAC_FP_TMDS_DATA_2        0x006808bc
381
382 /* Some kind of switch */
383 #define NV_RAMDAC_900                   0x00680900
384 #define NV_RAMDAC_A20                   0x00680A20
385 #define NV_RAMDAC_A24                   0x00680A24
386 #define NV_RAMDAC_A34                   0x00680A34
387
388 #define NV_PGRAPH_DEBUG_0               0x00400080
389 #define NV_PGRAPH_DEBUG_1               0x00400084
390 #define NV_PGRAPH_DEBUG_2_NV04          0x00400088
391 #define NV_PGRAPH_DEBUG_2               0x00400620
392 #define NV_PGRAPH_DEBUG_3               0x0040008c
393 #define NV_PGRAPH_DEBUG_4               0x00400090
394 #define NV_PGRAPH_INTR                  0x00400100
395 #define NV_PGRAPH_INTR_EN               0x00400140
396 #define NV_PGRAPH_CTX_CONTROL           0x00400144
397 #define NV_PGRAPH_CTX_CONTROL_NV04      0x00400170
398 #define NV_PGRAPH_ABS_UCLIP_XMIN        0x0040053C
399 #define NV_PGRAPH_ABS_UCLIP_YMIN        0x00400540
400 #define NV_PGRAPH_ABS_UCLIP_XMAX        0x00400544
401 #define NV_PGRAPH_ABS_UCLIP_YMAX        0x00400548
402 #define NV_PGRAPH_BETA_AND              0x00400608
403 #define NV_PGRAPH_LIMIT_VIOL_PIX        0x00400610
404 #define NV_PGRAPH_BOFFSET0              0x00400640
405 #define NV_PGRAPH_BOFFSET1              0x00400644
406 #define NV_PGRAPH_BOFFSET2              0x00400648
407 #define NV_PGRAPH_BLIMIT0               0x00400684
408 #define NV_PGRAPH_BLIMIT1               0x00400688
409 #define NV_PGRAPH_BLIMIT2               0x0040068c
410 #define NV_PGRAPH_STATUS                0x00400700
411 #define NV_PGRAPH_SURFACE               0x00400710
412 #define NV_PGRAPH_STATE                 0x00400714
413 #define NV_PGRAPH_FIFO                  0x00400720
414 #define NV_PGRAPH_PATTERN_SHAPE         0x00400810
415 #define NV_PGRAPH_TILE                  0x00400b00
416
417 #define NV_PVIDEO_INTR_EN               0x00008140
418 #define NV_PVIDEO_BUFFER                0x00008700
419 #define NV_PVIDEO_STOP                  0x00008704
420 #define NV_PVIDEO_UVPLANE_BASE(buff)    (0x00008800+(buff)*4)
421 #define NV_PVIDEO_UVPLANE_LIMIT(buff)   (0x00008808+(buff)*4)
422 #define NV_PVIDEO_UVPLANE_OFFSET_BUFF(buff)     (0x00008820+(buff)*4)
423 #define NV_PVIDEO_BASE(buff)            (0x00008900+(buff)*4)
424 #define NV_PVIDEO_LIMIT(buff)           (0x00008908+(buff)*4)
425 #define NV_PVIDEO_LUMINANCE(buff)       (0x00008910+(buff)*4)
426 #define NV_PVIDEO_CHROMINANCE(buff)     (0x00008918+(buff)*4)
427 #define NV_PVIDEO_OFFSET_BUFF(buff)     (0x00008920+(buff)*4)
428 #define NV_PVIDEO_SIZE_IN(buff)         (0x00008928+(buff)*4)
429 #define NV_PVIDEO_POINT_IN(buff)        (0x00008930+(buff)*4)
430 #define NV_PVIDEO_DS_DX(buff)           (0x00008938+(buff)*4)
431 #define NV_PVIDEO_DT_DY(buff)           (0x00008940+(buff)*4)
432 #define NV_PVIDEO_POINT_OUT(buff)       (0x00008948+(buff)*4)
433 #define NV_PVIDEO_SIZE_OUT(buff)        (0x00008950+(buff)*4)
434 #define NV_PVIDEO_FORMAT(buff)          (0x00008958+(buff)*4)
435 #       define NV_PVIDEO_FORMAT_PLANAR                  (1 << 0)
436 #       define NV_PVIDEO_FORMAT_COLOR_LE_CR8YB8CB8YA8   (1 << 16)
437 #       define NV_PVIDEO_FORMAT_DISPLAY_COLOR_KEY       (1 << 20)
438 #       define NV_PVIDEO_FORMAT_MATRIX_ITURBT709        (1 << 24)
439 #define NV_PVIDEO_COLOR_KEY             0x00008B00
440
441 /* NV04 overlay defines from VIDIX & Haiku */
442 #define NV_PVIDEO_INTR_EN_0             0x00680140
443 #define NV_PVIDEO_STEP_SIZE             0x00680200
444 #define NV_PVIDEO_CONTROL_Y             0x00680204
445 #define NV_PVIDEO_CONTROL_X             0x00680208
446 #define NV_PVIDEO_BUFF0_START_ADDRESS   0x0068020c
447 #define NV_PVIDEO_BUFF0_PITCH_LENGTH    0x00680214
448 #define NV_PVIDEO_BUFF0_OFFSET          0x0068021c
449 #define NV_PVIDEO_BUFF1_START_ADDRESS   0x00680210
450 #define NV_PVIDEO_BUFF1_PITCH_LENGTH    0x00680218
451 #define NV_PVIDEO_BUFF1_OFFSET          0x00680220
452 #define NV_PVIDEO_OE_STATE              0x00680224
453 #define NV_PVIDEO_SU_STATE              0x00680228
454 #define NV_PVIDEO_RM_STATE              0x0068022c
455 #define NV_PVIDEO_WINDOW_START          0x00680230
456 #define NV_PVIDEO_WINDOW_SIZE           0x00680234
457 #define NV_PVIDEO_FIFO_THRES_SIZE       0x00680238
458 #define NV_PVIDEO_FIFO_BURST_LENGTH     0x0068023c
459 #define NV_PVIDEO_KEY                   0x00680240
460 #define NV_PVIDEO_OVERLAY               0x00680244
461 #define NV_PVIDEO_RED_CSC_OFFSET        0x00680280
462 #define NV_PVIDEO_GREEN_CSC_OFFSET      0x00680284
463 #define NV_PVIDEO_BLUE_CSC_OFFSET       0x00680288
464 #define NV_PVIDEO_CSC_ADJUST            0x0068028c
465
466 /* These are the real registers, not the redirected ones */
467 #define NV40_VCLK1_A                    0x4010
468 #define NV40_VCLK1_B                    0x4014
469 #define NV40_VCLK2_A                    0x4018
470 #define NV40_VCLK2_B                    0x401c
471
472 #endif