Merge commit 'origin'
[linux-2.6] / arch / powerpc / boot / dts / mpc8560ads.dts
1 /*
2  * MPC8560 ADS Device Tree Source
3  *
4  * Copyright 2006, 2008 Freescale Semiconductor Inc.
5  *
6  * This program is free software; you can redistribute  it and/or modify it
7  * under  the terms of  the GNU General  Public License as published by the
8  * Free Software Foundation;  either version 2 of the  License, or (at your
9  * option) any later version.
10  */
11
12 /dts-v1/;
13
14 / {
15         model = "MPC8560ADS";
16         compatible = "MPC8560ADS", "MPC85xxADS";
17         #address-cells = <1>;
18         #size-cells = <1>;
19
20         aliases {
21                 ethernet0 = &enet0;
22                 ethernet1 = &enet1;
23                 ethernet2 = &enet2;
24                 ethernet3 = &enet3;
25                 serial0 = &serial0;
26                 serial1 = &serial1;
27                 pci0 = &pci0;
28         };
29
30         cpus {
31                 #address-cells = <1>;
32                 #size-cells = <0>;
33
34                 PowerPC,8560@0 {
35                         device_type = "cpu";
36                         reg = <0x0>;
37                         d-cache-line-size = <32>;       // 32 bytes
38                         i-cache-line-size = <32>;       // 32 bytes
39                         d-cache-size = <0x8000>;                // L1, 32K
40                         i-cache-size = <0x8000>;                // L1, 32K
41                         timebase-frequency = <82500000>;
42                         bus-frequency = <330000000>;
43                         clock-frequency = <825000000>;
44                 };
45         };
46
47         memory {
48                 device_type = "memory";
49                 reg = <0x0 0x10000000>;
50         };
51
52         soc8560@e0000000 {
53                 #address-cells = <1>;
54                 #size-cells = <1>;
55                 device_type = "soc";
56                 compatible = "simple-bus";
57                 ranges = <0x0 0xe0000000 0x100000>;
58                 reg = <0xe0000000 0x200>;
59                 bus-frequency = <330000000>;
60
61                 memory-controller@2000 {
62                         compatible = "fsl,8540-memory-controller";
63                         reg = <0x2000 0x1000>;
64                         interrupt-parent = <&mpic>;
65                         interrupts = <18 2>;
66                 };
67
68                 L2: l2-cache-controller@20000 {
69                         compatible = "fsl,8540-l2-cache-controller";
70                         reg = <0x20000 0x1000>;
71                         cache-line-size = <32>; // 32 bytes
72                         cache-size = <0x40000>; // L2, 256K
73                         interrupt-parent = <&mpic>;
74                         interrupts = <16 2>;
75                 };
76
77                 dma@21300 {
78                         #address-cells = <1>;
79                         #size-cells = <1>;
80                         compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
81                         reg = <0x21300 0x4>;
82                         ranges = <0x0 0x21100 0x200>;
83                         cell-index = <0>;
84                         dma-channel@0 {
85                                 compatible = "fsl,mpc8560-dma-channel",
86                                                 "fsl,eloplus-dma-channel";
87                                 reg = <0x0 0x80>;
88                                 cell-index = <0>;
89                                 interrupt-parent = <&mpic>;
90                                 interrupts = <20 2>;
91                         };
92                         dma-channel@80 {
93                                 compatible = "fsl,mpc8560-dma-channel",
94                                                 "fsl,eloplus-dma-channel";
95                                 reg = <0x80 0x80>;
96                                 cell-index = <1>;
97                                 interrupt-parent = <&mpic>;
98                                 interrupts = <21 2>;
99                         };
100                         dma-channel@100 {
101                                 compatible = "fsl,mpc8560-dma-channel",
102                                                 "fsl,eloplus-dma-channel";
103                                 reg = <0x100 0x80>;
104                                 cell-index = <2>;
105                                 interrupt-parent = <&mpic>;
106                                 interrupts = <22 2>;
107                         };
108                         dma-channel@180 {
109                                 compatible = "fsl,mpc8560-dma-channel",
110                                                 "fsl,eloplus-dma-channel";
111                                 reg = <0x180 0x80>;
112                                 cell-index = <3>;
113                                 interrupt-parent = <&mpic>;
114                                 interrupts = <23 2>;
115                         };
116                 };
117
118                 mdio@24520 {
119                         #address-cells = <1>;
120                         #size-cells = <0>;
121                         compatible = "fsl,gianfar-mdio";
122                         reg = <0x24520 0x20>;
123
124                         phy0: ethernet-phy@0 {
125                                 interrupt-parent = <&mpic>;
126                                 interrupts = <5 1>;
127                                 reg = <0x0>;
128                                 device_type = "ethernet-phy";
129                         };
130                         phy1: ethernet-phy@1 {
131                                 interrupt-parent = <&mpic>;
132                                 interrupts = <5 1>;
133                                 reg = <0x1>;
134                                 device_type = "ethernet-phy";
135                         };
136                         phy2: ethernet-phy@2 {
137                                 interrupt-parent = <&mpic>;
138                                 interrupts = <7 1>;
139                                 reg = <0x2>;
140                                 device_type = "ethernet-phy";
141                         };
142                         phy3: ethernet-phy@3 {
143                                 interrupt-parent = <&mpic>;
144                                 interrupts = <7 1>;
145                                 reg = <0x3>;
146                                 device_type = "ethernet-phy";
147                         };
148                 };
149
150                 enet0: ethernet@24000 {
151                         cell-index = <0>;
152                         device_type = "network";
153                         model = "TSEC";
154                         compatible = "gianfar";
155                         reg = <0x24000 0x1000>;
156                         local-mac-address = [ 00 00 00 00 00 00 ];
157                         interrupts = <29 2 30 2 34 2>;
158                         interrupt-parent = <&mpic>;
159                         phy-handle = <&phy0>;
160                 };
161
162                 enet1: ethernet@25000 {
163                         cell-index = <1>;
164                         device_type = "network";
165                         model = "TSEC";
166                         compatible = "gianfar";
167                         reg = <0x25000 0x1000>;
168                         local-mac-address = [ 00 00 00 00 00 00 ];
169                         interrupts = <35 2 36 2 40 2>;
170                         interrupt-parent = <&mpic>;
171                         phy-handle = <&phy1>;
172                 };
173
174                 mpic: pic@40000 {
175                         interrupt-controller;
176                         #address-cells = <0>;
177                         #interrupt-cells = <2>;
178                         reg = <0x40000 0x40000>;
179                         compatible = "chrp,open-pic";
180                         device_type = "open-pic";
181                 };
182
183                 cpm@919c0 {
184                         #address-cells = <1>;
185                         #size-cells = <1>;
186                         compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
187                         reg = <0x919c0 0x30>;
188                         ranges;
189
190                         muram@80000 {
191                                 #address-cells = <1>;
192                                 #size-cells = <1>;
193                                 ranges = <0x0 0x80000 0x10000>;
194
195                                 data@0 {
196                                         compatible = "fsl,cpm-muram-data";
197                                         reg = <0x0 0x4000 0x9000 0x2000>;
198                                 };
199                         };
200
201                         brg@919f0 {
202                                 compatible = "fsl,mpc8560-brg",
203                                              "fsl,cpm2-brg",
204                                              "fsl,cpm-brg";
205                                 reg = <0x919f0 0x10 0x915f0 0x10>;
206                                 clock-frequency = <165000000>;
207                         };
208
209                         cpmpic: pic@90c00 {
210                                 interrupt-controller;
211                                 #address-cells = <0>;
212                                 #interrupt-cells = <2>;
213                                 interrupts = <46 2>;
214                                 interrupt-parent = <&mpic>;
215                                 reg = <0x90c00 0x80>;
216                                 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
217                         };
218
219                         serial0: serial@91a00 {
220                                 device_type = "serial";
221                                 compatible = "fsl,mpc8560-scc-uart",
222                                              "fsl,cpm2-scc-uart";
223                                 reg = <0x91a00 0x20 0x88000 0x100>;
224                                 fsl,cpm-brg = <1>;
225                                 fsl,cpm-command = <0x800000>;
226                                 current-speed = <115200>;
227                                 interrupts = <40 8>;
228                                 interrupt-parent = <&cpmpic>;
229                         };
230
231                         serial1: serial@91a20 {
232                                 device_type = "serial";
233                                 compatible = "fsl,mpc8560-scc-uart",
234                                              "fsl,cpm2-scc-uart";
235                                 reg = <0x91a20 0x20 0x88100 0x100>;
236                                 fsl,cpm-brg = <2>;
237                                 fsl,cpm-command = <0x4a00000>;
238                                 current-speed = <115200>;
239                                 interrupts = <41 8>;
240                                 interrupt-parent = <&cpmpic>;
241                         };
242
243                         enet2: ethernet@91320 {
244                                 device_type = "network";
245                                 compatible = "fsl,mpc8560-fcc-enet",
246                                              "fsl,cpm2-fcc-enet";
247                                 reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
248                                 local-mac-address = [ 00 00 00 00 00 00 ];
249                                 fsl,cpm-command = <0x16200300>;
250                                 interrupts = <33 8>;
251                                 interrupt-parent = <&cpmpic>;
252                                 phy-handle = <&phy2>;
253                         };
254
255                         enet3: ethernet@91340 {
256                                 device_type = "network";
257                                 compatible = "fsl,mpc8560-fcc-enet",
258                                              "fsl,cpm2-fcc-enet";
259                                 reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
260                                 local-mac-address = [ 00 00 00 00 00 00 ];
261                                 fsl,cpm-command = <0x1a400300>;
262                                 interrupts = <34 8>;
263                                 interrupt-parent = <&cpmpic>;
264                                 phy-handle = <&phy3>;
265                         };
266                 };
267         };
268
269         pci0: pci@e0008000 {
270                 cell-index = <0>;
271                 #interrupt-cells = <1>;
272                 #size-cells = <2>;
273                 #address-cells = <3>;
274                 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
275                 device_type = "pci";
276                 reg = <0xe0008000 0x1000>;
277                 clock-frequency = <66666666>;
278                 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
279                 interrupt-map = <
280
281                                 /* IDSEL 0x2 */
282                                  0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
283                                  0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
284                                  0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
285                                  0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
286
287                                 /* IDSEL 0x3 */
288                                  0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
289                                  0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
290                                  0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
291                                  0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
292
293                                 /* IDSEL 0x4 */
294                                  0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
295                                  0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
296                                  0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
297                                  0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
298
299                                 /* IDSEL 0x5  */
300                                  0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
301                                  0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
302                                  0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
303                                  0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
304
305                                 /* IDSEL 12 */
306                                  0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
307                                  0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
308                                  0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
309                                  0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
310
311                                 /* IDSEL 13 */
312                                  0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
313                                  0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
314                                  0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
315                                  0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
316
317                                 /* IDSEL 14*/
318                                  0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
319                                  0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
320                                  0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
321                                  0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
322
323                                 /* IDSEL 15 */
324                                  0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
325                                  0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
326                                  0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
327                                  0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
328
329                                 /* IDSEL 18 */
330                                  0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
331                                  0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
332                                  0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
333                                  0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
334
335                                 /* IDSEL 19 */
336                                  0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
337                                  0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
338                                  0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
339                                  0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
340
341                                 /* IDSEL 20 */
342                                  0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
343                                  0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
344                                  0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
345                                  0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
346
347                                 /* IDSEL 21 */
348                                  0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
349                                  0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
350                                  0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
351                                  0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
352
353                 interrupt-parent = <&mpic>;
354                 interrupts = <24 2>;
355                 bus-range = <0 0>;
356                 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
357                           0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
358         };
359 };